## **HIGH-SPEED 2.5V** 512/256K x 18 ASYNCHRONOUS DUAL-PORT STATIC RAM WITH 3.3V OR 2.5V INTERFACE #### **Features** - True Dual-Port memory cells which allow simultaneous access of the same memory location - High-speed access - Commercial: 10/12/15ns (max.) - Industrial: 10/12ns (max.) - RapidWrite Mode simplifies high-speed consecutive write - Dual chip enables allow for depth expansion without external logic - IDT70T633/1 easily expands data bus width to 36 bits or more using the Master/Slave select when cascading more than one device - $M/\overline{S} = VIH$ for $\overline{BUSY}$ output flag on Master, $M/\overline{S} = VIL$ for $\overline{BUSY}$ input on Slave - **Busy and Interrupt Flags** - On-chip port arbitration logic - Full hardware support of semaphore signaling between ports on-chip - Fully asynchronous operation from either port - Separate byte controls for multiplexed bus and bus matching compatibility - Sleep Mode Inputs on both ports - Supports JTAG features compliant to IEEE 1149.1 in BGA-208 and BGA-256 packages - Single 2.5V (±100mV) power supply for core - LVTTL-compatible, selectable 3.3V (±150mV)/2.5V (±100mV) power supply for I/Os and control signals on each port - Available in a 256-ball Ball Grid Array and 208-ball fine pitch **Ball Grid Array** - Industrial temperature range (-40°C to +85°C) is available for selected speeds - Green parts available, see ordering information **Functional Block Diagram** ŪΒ̈́L ĪΒ̈́ι ĪĒR R/₩ı R/W n ŒEoR ĒΕοL CE1R CE<sub>1</sub>L ŌĒ ŌĒR Dout0-8\_ Dout9-17 512/256K x 18 MEMORY ARRAY I/OoL- I/O1 Din L I/O0B - I/O17B A18R<sup>(1)</sup> Address Address ADDR\_L ADDR\_R Decoder Decoder Aou JTAG ŌĒI ARBITRATION INTERRUPT SEMAPHORE LOGIC ŌF<sub>F</sub> ĒEOR R/W R/Wp BIJSV1 (2,3) R∏SVR(2,3) SEML ΣĒΜR ĪN TR(3) 771 (4) ZZ CONTROL ### NOTES: - Address A<sub>18</sub>x is a NC for IDT70T631. - BUSY is an input as a Slave (M/S=VIL) and an output when it is a Master (M/S=VIH). - BUSY and INT are non-tri-state totem-pole outputs (push-pull). - 4. The sleep mode pin shuts off all dynamic inputs, except JTAG inputs, when asserted. OPTx, INTx, M/S and the sleep mode pins themselves (ZZx) are not affected during sleep mode. **JUNE 2012** 5670 drw 01 ## **Description** The IDT70T633/1 is a high-speed 512/256K x 18 Asynchronous Dual-Port Static RAM. The IDT70T633/1 is designed to be used as a stand-alone 9216/4608K-bit Dual-Port RAM or as a combination MASTER/SLAVE Dual-Port RAM for 36-bit-or-more word system. Using the IDT MASTER/SLAVE Dual-Port RAM approach in 36-bit or wider memory system applications results in full-speed, error-free operation without the need for additional discrete logic. This device provides two independent ports with separate control, address, and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. An automatic power down feature controlled by the chip enables (either $\overline{CE}0$ or CE1) permit the on-chip circuitry of each port to enter a very low standby power mode. The IDT70T633/1 has a RapidWrite Mode which allows the designer to perform back-to-back write operations without pulsing the $R/\overline{W}$ input each cycle. This is especially significant at the 10ns cycle times of the IDT70T633/1, easing design considerations at these high performance levels. The 70T633/1 can support an operating voltage of either 3.3 V or 2.5 V on one or both ports, controlled by the OPT pins. The power supply for the core of the device (VDD) remains at 2.5 V. ## Pin Configuration<sup>(1,2,3)</sup> 70T633/1BC BC-256<sup>(5,6)</sup> 256-Pin BGA Top View 03/13/03 | 03/13/03 | ) | | | | | | i op v | 10 44 | | | | | | | | |----------|----------------|--------|-----------------------------|--------------|--------------|-------------|---------------|---------------|-----------------|-------|-------------|-------------|-------------|----------------|----------------| | A1 | A2 | A3 | A4 | A5 | A6 | A7 | A8 | A9 | A10 | A11 | A12 | A13 | A14 | A15 | A16 | | NC | TDI | NC | <b>A</b> 17L | <b>A</b> 14L | <b>A</b> 11L | <b>A</b> 8L | NC | CE1L | OEL | INTL | <b>A</b> 5L | <b>A</b> 2L | A0L | NC | NC | | B1 | B2 | B3 | B4 | B5 | B6 | B7 | B8 | B9 | B10 | B11 | B12 | B13 | B14 | B15 | B16 | | NC | NC | TDO | <b>A</b> 18L <sup>(4)</sup> | <b>A</b> 15L | <b>A</b> 12L | <b>A</b> 9L | UBL | CEol | R/WL | NC | <b>A</b> 4L | <b>A</b> 1L | NC | NC | NC | | C1 | C2 | C3 | C4 | C5 | C6 | C7 | C8 | C9 | C10 | C11 | C12 | С13 | C14 | C15 | C16 | | NC | I/ <b>O</b> 9L | Vss | <b>A</b> 16L | <b>A</b> 13L | <b>A</b> 10L | <b>A</b> 7L | NC | LBL | SEML | BUSYL | <b>A</b> 6L | <b>А</b> 3L | OPTL | NC | I/O8L | | D1 | D2 | D3 | D4 | D5 | D6 | d7 | d8 | D9 | D10 | D11 | D12 | D13 | D14 | D15 | D16 | | NC | I/O9R | NC | VDD | Vddql | Vddql | Vddqr | Vddqr | VDDQL | VDDQL | VDDQR | Vddqr | VDD | NC | NC | I/O8R | | | E2 | E3 | E4 | E5 | E6 | E7 | E8 | E9 | E10 | E11 | E12 | E13 | E14 | E15 | E16 | | | I/O10L | NC | Vddql | VDD | <b>V</b> DD | Vss | Vss | Vss | Vss | VDD | VDD | Vddqr | NC | I/O7L | I/O7R | | F1 | F2 | F3 | F4 | F5 | F6 | F7 | F8 | F9 | F10 | F11 | F12 | F13 | F14 | F15 | F16 | | I/O11L | NC | I/O11R | Vddql | Vdd | NC | Vss | Vss | Vss | Vss | Vss | Vdd | Vddqr | I/O6R | NC | I/O6L | | G1 | G2 | G3 | G4 | G5 | G6 | G7 | G8 | G9 | G10 | G11 | G12 | G13 | G14 | G15 | G16 | | NC | NC | I/O12L | Vddqr | Vss | Vss | <b>V</b> SS | Vss | Vss | Vss | Vss | Vss | VDDQL | I/O5L | NC | NC | | H1 | H2 | нз | h4 | H5 | H6 | H7 | H8 | H9 | H10 | H11 | H12 | H13 | H14 | H15 | H16 | | NC | I/O12R | NC | Vddqr | Vss | Vss | Vss | Vss | <b>V</b> SS | Vss | Vss | Vss | Vddql | NC | NC | I/O5R | | J1 | J2 | J3 | J4 | J5 | J6 | J7 | <sub>J8</sub> | <sup>J9</sup> | J10 | J11 | J12 | J13 | J14 | J15 | J16 | | I/O13L | I/O14R | I/O13R | Vddql | <b>ZZ</b> R | Vss | <b>V</b> SS | Vss | Vss | Vss | Vss | <b>ZZ</b> L | Vddqr | I/O4R | <b>I/O</b> 3R | I/O4L | | K1 | K2 | K3 | K4 | K5 | K6 | K7 | K8 | K9 | K10 | K11 | K12 | K13 | K14 | K15 | K16 | | NC | NC | I/O14L | Vddql | Vss Vddqr | NC | NC | I/O3L | | L1 | L2 | L3 | L4 | L5 | L6 | L7 | L8 | L9 | L10 | L11 | L12 | L13 | L14 | L15 | L16 | | I/O15L | NC | I/O15R | Vddqr | Vdd | NC | Vss | Vss | Vss | Vss | Vss | VDD | Vddql | I/O2L | NC | I/ <b>O</b> 2R | | M1 | M2 | M3 | M4 | M5 | M6 | M7 | M8 | M9 | M10 | M11 | M12 | M13 | M14 | M15 | M16 | | I/O16R | I/O16L | NC | Vddqr | Vdd | VDD | Vss | Vss | Vss | Vss | VDD | <b>V</b> DD | VDDQL | I/O1R | I/O1L | NC | | N1 | N2 | N3 | N4 | N5 | n6 | n7 | N8 | N9 | N10 | N11 | N12 | N13 | N14 | N15 | N16 | | NC | I/O17R | NC | Vdd | Vddqr | Vddqr | Vddql | Vddql | Vddqr | Vddqr | Vddql | Vddql | VDD | NC | I/ <b>O</b> 0R | NC | | P1 | P2 | P3 | P4 | P5 | P6 | P7 | P8 | P9 | P10 | P11 | P12 | P13 | P14 | P15 | P16 | | NC | I/O17L | TMS | <b>A</b> 16R | <b>A</b> 13R | <b>A</b> 10R | <b>A</b> 7R | NC | LBR | SEMR | BŪSŸR | <b>A</b> 6R | <b>A</b> 3R | NC | NC | I/OoL | | R1 | R2 | R3 | R4 | R5 | R6 | R7 | R8 | R9 | R10 | R11 | R12 | R13 | R14 | R15 | R16 | | NC | NC | TRST | <b>A</b> 18R <sup>(4)</sup> | A15R | <b>A</b> 12R | <b>A</b> 9R | UBr | CE0R | R/WR | M/S | <b>A</b> 4R | <b>A</b> 1R | OPTR | NC | NC | | T1 | T2 | T3 | T4 | T5 | T6 | T7 | T8 | T9 | T10 | T11 | T12 | T13 | T14 | T15 | T16 | | NC | TCK | NC | <b>A</b> 17R | <b>A</b> 14R | <b>A</b> 11R | <b>A</b> 8R | NC | CE1R | <del>OE</del> R | INTR | <b>A</b> 5R | <b>A</b> 2R | <b>A</b> 0R | NC | NC | | | | | | | | | | | | | | | Ļ | | | NOTES: 5670 drw 02c - 1. All $\ensuremath{\mathsf{VDD}}$ pins must be connected to 2.5V power supply. - 2. All VDDQ pins must be connected to appropriate power supply: 3.3V if OPT pin for that port is set to VDD (2.5V), and 2.5V if OPT pin for that port is set to Vss (0V). - 3. All Vss pins must be connected to ground supply. - 4. A18x is a NC for IDT70T631. - 5. Package body is approximately $17mm \times 17mm \times 1.4mm$ , with 1.0mm ball-pitch. - 6. This package code is used to reference the package diagram. # Pin Configurations<sup>(1,2,3)</sup>(con't.) | 03/12 | 2/03 | | | | | | | | | | | | | | | | | | |-------|--------------------|---------------------|--------------------|---------------------|---------------------------------|-------------------|-------------------|------------------|-------------------|-----------------|-------|------------------|------------------|-------------------|--------------------|--------------------|--------------------|---| | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | | | Α | I/O9L | NC | Vss | TDO | NC | A <sub>16</sub> L | A <sub>12</sub> L | AsL | NC | V <sub>DD</sub> | SEML | ĪNTL | A4L | AoL | OPT∟ | NC | Vss | Α | | В | NC | Vss | NC | TDI | <b>A</b> 17L | <b>A</b> 13L | A9L | NC | ŒoL | Vss | BUSYL | <b>A</b> 5L | A1L | Vss | VDDQR | I/O <sub>8</sub> L | NC | В | | С | VDDQL | I/O <sub>9</sub> R | VDDQR | VDD | A <sub>18L</sub> (4) | A14L | A10L | ŪB∟ | CE <sub>1</sub> L | Vss | R∕W̃∟ | A <sub>6</sub> L | <b>A</b> 2L | V <sub>DD</sub> | I/O8R | NC | Vss | С | | D | NC | Vss | I/O <sub>10L</sub> | NC | A <sub>15</sub> L | A11L | A7L | ŪB∟ | V <sub>DD</sub> | ŌĒL | NC | Азь | VDD | NC | VDDQL | I/O7L | I/O7R | D | | Е | I/O11L | NC | VDDQR | I/O <sub>10R</sub> | | | | | | | | | | I/O <sub>6L</sub> | NC | Vss | NC | Ε | | F | VDDQL | I/O <sub>11R</sub> | NC | Vss | | | | | | | | | | Vss | I/O <sub>6</sub> R | NC | VDDQR | F | | G | NC | Vss | I/O <sub>12L</sub> | NC | | | | | | | | | | NC | VDDQL | I/O <sub>5</sub> L | NC | G | | Н | V <sub>DD</sub> | NC | VDDQR | I/O <sub>12R</sub> | | | | | T633.<br>=-208 | | | | | V <sub>DD</sub> | NC | Vss | I/O <sub>5</sub> R | Н | | J | VDDQL | VDD | Vss | ZZR | | | | | -Ball | | | | | ZZι | V <sub>DD</sub> | Vss | VDDQR | J | | K | I/O14R | Vss | I/O13R | Vss | | | | | p Vie | | • | | | I/O3R | VDDQL | I/O <sub>4</sub> R | Vss | K | | L | NC | I/O14L | VDDQR | I/O13L | | | | | | | | | | NC | I/O3L | Vss | I/O <sub>4</sub> L | L | | М | VDDQL | NC | I/O <sub>15R</sub> | Vss | | | | | | | | | | Vss | NC | I/O <sub>2</sub> R | VDDQR | М | | N | NC | Vss | NC | I/O <sub>15</sub> L | | | | | | | | | | I/O1R | VDDQL | NC | I/O <sub>2</sub> L | N | | Р | I/O <sub>16R</sub> | I/O <sub>16L</sub> | VDDQR | NC | TRST | <b>A</b> 16R | <b>A</b> 12R | A <sub>8</sub> R | NC | VDD | SEMR | ĪÑ₹ĸ | <b>A</b> 4R | NC | I/O1L | Vss | NC | Р | | R | Vss | NC | I/O <sub>17R</sub> | тск | <b>A</b> 17R | A <sub>13R</sub> | <b>A</b> 9R | NC | Œor . | Vss | BUSYR | <b>A</b> 5R | <b>A</b> 1R | Vss | VDDQL | I/O <sub>0</sub> R | VDDQR | R | | Т | NC | I/O <sub>17</sub> L | VDDQL | TMS | A <sub>18R</sub> <sup>(4)</sup> | A <sub>14R</sub> | A <sub>10R</sub> | ŪBR | CE <sub>1R</sub> | Vss | R/W̄R | A <sub>6</sub> R | A <sub>2</sub> R | Vss | NC | Vss | NC | Т | | U | Vss | NC | V <sub>DD</sub> | NC | <b>A</b> 15R | <b>A</b> 11R | <b>A</b> 7R | ŪΒR | VDD | ŌĒR | M/S | Азв | Aor | VDD | OPTR | NC | I/O <sub>0</sub> L | U | 5670 drw 02b - 1. All $\ensuremath{\mathsf{VDD}}$ pins must be connected to 2.5V power supply. - 2. All VDDQ pins must be connected to appropriate power supply: 3.3V if OPT pin for that port is set to VDD (2.5V), and 2.5V if OPT pin for that port is set to Vss (0V). - 3. All Vss pins must be connected to ground. - 4. A<sub>18</sub>x is a NC for IDT70T631. - 5. Package body is approximately 15mm x 15mm x 1.4mm with 0.8mm ball pitch. - 6. This package code is used to reference the package diagram. - 7. This text does not indicate orientation of the actual part-marking. ### **Pin Names** | Pin Name | <del>,</del> 5 | Г | |---------------------------|---------------------------|-------------------------------------------------------| | Left Port | Right Port | Names | | CEOL, CE1L | CE0R, CE1R | Chip Enables (Input) | | R/WL | R/W̄R | Read/Write Enable (Input) | | ŌĒL | <del>OE</del> R | Output Enable (Input) | | A0L - A18L <sup>(1)</sup> | A0R - A18R <sup>(1)</sup> | Address (Input) | | I/O0L - I/O17L | I/O0R - I/O17R | Data Input/Output | | SEML | <u>SEM</u> R | Semaphore Enable (Input) | | ĪNTL | <del>INT</del> R | Interrupt Flag (Output) | | BUSYL | BUSYR | Busy Flag (Output) | | ŪB <sub>L</sub> | <del>UB</del> R | Upper Byte Select (Input) | | ŪB∟ | <u>IB</u> R | Lower Byte Select (Input) | | VDDQL | VDDQR | Power (I/O Bus) (3.3V or 2.5V) <sup>(2)</sup> (Input) | | OPTL | OPTr | Option for selecting VDDQX <sup>(2,3)</sup> (Input) | | <b>ZZ</b> 1. | ZZR | Sleep Mode Pin <sup>(4)</sup> (Input) | | M | /S | Master or Slave Select (Input) <sup>(5)</sup> | | V | DD | Power (2.5V) <sup>(2)</sup> (Input) | | V | SS | Ground (0V) (Input) | | Т | DI | Test Data Input | | π | 00 | Test Data Output | | TO | CK | Test Logic Clock (10MHz) (Input) | | TN | MS | Test Mode Select (Input) | | TR | ST | Reset (Initialize TAP Controller) (Input) | | | | | 5670 tbl 01 - 1. Address $A_{18X}$ is a NC for IDT70T631. - VDD, OPTx, and VDDQx must be set to appropriate operating levels prior to applying inputs on I/Ox. - 3. OPTx selects the operating voltage levels for the I/Os and controls on that port. If OPTx is set to Vdd (2.5V), then that port's I/Os and controls will operate at 3.3V levels and Vddax must be supplied at 3.3V. If OPTx is set to Vss (0V), then that port's I/Os and controls will operate at 2.5V levels and Vddax must be supplied at 2.5V. The OPT pins are independent of one another—both ports can operate at 3.3V levels, both can operate at 2.5V levels, or either can operate at 3.3V with the other at 2.5V. - 4. The sleep mode pin shuts off all dynamic inputs, except JTAG inputs, when asserted. OPTx, INTx, M/S and the sleep mode pins themselves (ZZx) are not affected during sleep mode. It is recommended that boundry scan not be operated during sleep mode. - BUSY is an input as a Slave (M/S=VIL) and an output when it is a Master (M/S=VIH). ## Truth Table I—Read/Write and Enable Control(1) | ŌĒ | SEM | Œ0 | CE <sub>1</sub> | ŪB | ĪΒ | R/W | ZZ | Upper Byte<br>I/O9-17 | Lower Byte<br>I/O <sub>0-8</sub> | MODE | |----|-----|----|-----------------|----|----|-----|----|-----------------------|----------------------------------|-----------------------| | Х | Н | Н | Χ | Χ | Х | Х | L | High-Z | High-Z | Deselected-Power Down | | Х | Н | Х | L | Х | Х | Х | L | High-Z | High-Z | Deselected-Power Down | | Х | Н | L | Н | Н | Н | Х | L | High-Z | High-Z | Both Bytes Deselected | | Х | Н | L | Н | Н | L | L | L | High-Z | DIN | Write to Lower Byte | | Х | Н | L | Н | L | Н | L | L | Din | High-Z | Write to Upper Byte | | Х | Н | L | Н | L | L | L | L | Din | DIN | Write to Both Bytes | | L | Н | L | Н | Н | L | Н | L | High-Z | Dout | Read Lower Byte | | L | Н | L | Н | L | Н | Н | L | Dout | High-Z | Read Upper Byte | | L | Н | L | Н | L | L | Н | L | Dout | Douт | Read Both Bytes | | Н | Н | L | Н | L | L | Х | L | High-Z | High-Z | Outputs Disabled | | Х | Х | Χ | Х | Х | Х | Х | Н | High-Z | High-Z | High-Z Sleep Mode | 5670 tbl 02 #### NOTE: 1. "H" = VIH, "L" = VIL, "X" = Don't Care. # Truth Table II – Semaphore Read/Write Control(1) | | | Inp | uts <sup>(1)</sup> | | | Out | puts | | |-------------------|----------|-----|--------------------|----|-----|---------|---------|--------------------------------------------| | CE <sup>(2)</sup> | R/W | ŌĒ | ŪB | LΒ | SEM | I/O1-17 | I/Oo | Mode | | Н | Н | L | L | L | L | DATAout | DATAout | Read Data in Semaphore Flag <sup>(3)</sup> | | Н | <b>↑</b> | Χ | Χ | L | L | Х | DATAIN | Write I/Oo into Semaphore Flag | | L | Х | X | Х | Х | L | | | Not Allowed | #### NOTES: 5670 tbl 03 - 1. There are eight semaphore flags written to I/Oo and read from all the I/Os (I/Oo-I/O17). These eight semaphore flags are addressed by Ao-A2. - 2. $\overline{CE} = L$ occurs when $\overline{CE}_0 = V_{IL}$ and $CE_1 = V_{IH}$ . $\overline{CE} = H$ when $\overline{CE}_0 = V_{IH}$ and/or $CE_1 = V_{IL}$ . - 3. Each byte is controlled by the respective $\overline{UB}$ and $\overline{LB}$ . To read data $\overline{UB}$ and/or $\overline{LB}$ = VIL. # Recommended Operating Temperature and Supply Voltage<sup>(1)</sup> | Grade | Ambient<br>Temperature | GND | VDD | |------------|------------------------|-----|---------------------| | Commercial | 0°C to +70°C | 0V | 2.5V <u>+</u> 100mV | | Industrial | -40°C to +85°C | 0V | 2.5V <u>+</u> 100mV | 5670 tbl 04 ## Absolute Maximum Ratings<sup>(1)</sup> | Symbol | Rating | Commercial & Industrial | Unit | |-----------------------------------------------------|-------------------------------------------------------|-------------------------|------| | Vterm<br>(Vdd) | VDD Terminal Voltage<br>with Respect to GND | -0.5 to 3.6 | V | | Vterm <sup>(2)</sup><br>(Vddq) | VDDQ Terminal Voltage<br>with Respect to GND | -0.3 to VDDQ + 0.3 | V | | V <sub>TERM</sub> <sup>(2)</sup> (INPUTS and I/O's) | Input and I/O Terminal<br>Voltage with Respect to GND | -0.3 to VDDQ + 0.3 | V | | TBIAS <sup>(3)</sup> | Temperature<br>Under Bias | -55 to +125 | °C | | Тѕтс | Storage<br>Temperature | -65 to +150 | °C | | Tjn | Junction Temperature | +150 | °C | | IOUT(For VDDQ = 3.3V) | DC Output Current | 50 | mA | | IOUT(For VDDQ = 2.5V) | DC Output Current | 40 | mA | 5670 tbl 07 #### NOTES: - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - This is a steady-state DC parameter that applies after the power supply has reached its nominal operating value. Power sequencing is not necessary; however, the voltage on any Input or I/O pin cannot exceed VDDQ during power supply ramp up. - 3. Ambient Temperature under DC Bias. No AC Conditions. Chip Deselected. # Capacitance<sup>(1)</sup> ## (TA = +25°C, F = 1.0MHz) TQFP ONLY | Symbol | Parameter | Conditions <sup>(2)</sup> | Max. | Unit | |---------------------|--------------------|---------------------------|------|------| | Cin | Input Capacitance | VIN = 3dV | 8 | pF | | Соит <sup>(3)</sup> | Output Capacitance | Vout = 3dV | 10.5 | pF | NOTES: - These parameters are determined by device characterization, but are not production tested. - 3dV references the interpolated capacitance when the input and output switch from 0V to 3V or from 3V to 0V. - 3. Cout also references CI/O. # Recommended DC Operating Conditions with VDDQ at 2.5V | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|------------------------------------------------------------------------------|---------------------|------|-----------------------------|------| | VDD | Core Supply Voltage | 2.4 | 2.5 | 2.6 | ٧ | | VDDQ | I/O Supply Voltage <sup>(3)</sup> | 2.4 | 2.5 | 2.6 | ٧ | | Vss | Ground | 0 | 0 | 0 | V | | VIH | Input High Voltage<br>(Address, Control &<br>Data I/O Inputs) <sup>(3)</sup> | 1.7 | 1 | VDDQ + 100mV <sup>(2)</sup> | > | | VIH | Input High Voltage -<br>JTAG | 1.7 | | VDD + 100mV <sup>(2)</sup> | ٧ | | Vін | Input High Voltage - ZZ, OPT, M/S | VDD - 0.2V | | VDD + 100mV <sup>(2)</sup> | ٧ | | VIL | Input Low Voltage | -0.3 <sup>(1)</sup> | | 0.7 | V | | VIL | Input Low Voltage - ZZ, OPT, M/S | -0.3 <sup>(1)</sup> | | 0.2 | ٧ | 5670 tbl 05 #### NOTES: - 1. VIL (min.) = -1.0V for pulse width less than tRC/2 or 5ns, whichever is less. - VIH (max.) = VDDQ + 1.0V for pulse width less than trc/2 or 5ns, whichever is less. - To select operation at 2.5V levels on the I/Os and controls of a given port, the OPT pin for that port must be set to Vss (0V), and VDDQX for that port must be supplied as indicated above. # Recommended DC Operating Conditions with VDDQ at 3.3V | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|-----------------------------------------------------------------------------|---------------------|------|----------------------------------------|------| | VDD | Core Supply Voltage | 2.4 | 2.5 | 2.6 | ٧ | | VDDQ | I/O Supply Voltage <sup>(3)</sup> | 3.15 | 3.3 | 3.45 | V | | Vss | Ground | 0 | 0 | 0 | ٧ | | VIH | Input High Voltage<br>(Address, Control<br>&Data I/O Inputs) <sup>(3)</sup> | 2.0 | - | VDDQ + 150mV <sup>(2)</sup> | ٧ | | VIH | Input High Voltage -<br>JTAG | 1.7 | | V <sub>DD</sub> + 100mV <sup>(2)</sup> | ٧ | | VIH | Input High Voltage - ZZ, OPT, M/S | VDD - 0.2V | 1 | VDD + 100mV <sup>(2)</sup> | ٧ | | VIL | Input Low Voltage | -0.3 <sup>(1)</sup> | | 0.8 | V | | VL | Input Low Voltage - ZZ, OPT, M/S | -0.3 <sup>(1)</sup> | _ | 0.2 | ٧ | 5670 tbl 06 #### NOTES: - 1. VIL (min.) = -1.0V for pulse width less than tRC/2 or 5ns, whichever is less. - VIH (max.) = VDDQ + 1.0V for pulse width less than tRc/2 or 5ns, whichever is less. - To select operation at 3.3V levels on the I/Os and controls of a given port, the OPT pin for that port must be set to VDD (2.5V), and VDDOX for that port must be supplied as indicated above. 5670 tbl 08 NOTE: 1. This is the parameter TA. This is the "instant on" case temperature. # DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (VDD = 2.5V ± 100mV) | | | | 70T6 | 33/1S | | |------------|--------------------------------------------------|-------------------------------------------|------|-------------|------| | Symbol | Parameter | Test Conditions | Min. | Max. | Unit | | lu | Input Leakage Current <sup>(1)</sup> | VDDQ = Max., VIN = 0V to VDDQ | _ | 10 | μΑ | | lu | JTAG & ZZ Input Leakage Current <sup>(1,2)</sup> | VDD = Max., VIN = 0V to VDD | _ | <u>+</u> 30 | μΑ | | luo | Output Leakage Current <sup>(1,3)</sup> | CE0 = VIH or CE1 = VIL, VOUT = 0V to VDDQ | _ | 10 | μΑ | | Vol (3.3V) | Output Low Voltage <sup>(1)</sup> | IOL = +4mA, VDDQ = Min. | _ | 0.4 | V | | Vон (3.3V) | Output High Voltage <sup>(1)</sup> | IOH = -4mA, VDDQ = Min. | 2.4 | | V | | Vol (2.5V) | Output Low Voltage <sup>(1)</sup> | loL = +2mA, VDDQ = Min. | _ | 0.4 | V | | Vон (2.5V) | Output High Voltage (1) | IOH = -2mA, VDDQ = Min. | 2.0 | | V | #### NOTES: - 1. VDDQ is selectable (3.3V/2.5V) via OPT pins. Refer to page 5 for details. - 2. Applicable only for TMS, TDI and TRST inputs. - 3. Outputs tested in tri-state mode. # DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (VDD = 2.5V ± 100mV) | | | | | | Co | 3/1S10<br>m'l<br>nd <sup>(6)</sup> | 70T633/1S12<br>Com'l<br>& Ind | | 70T633/1S15<br>Com'l Only | | | |---------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------|---|---------------------|------------------------------------|-------------------------------|------|---------------------------|------|------| | Symbol | Parameter | Test Condition | Versio | n | Typ. <sup>(4)</sup> | Max. | Typ. <sup>(4)</sup> | Max. | Typ. <sup>(4)</sup> | Max. | Unit | | ldd | Dynamic Operating | CEL and CER= VIL, | COM'L | S | 300 | 405 | 300 | 355 | 225 | 305 | mA | | | Current (Both<br>Ports Active) | Outputs Disabled<br>f = fMAX <sup>(1)</sup> | IND | S | 300 | 445 | 300 | 395 | _ | _ | | | ISB1 <sup>(6)</sup> | Standby Current | CEL = CER = VIH | COM'L | S | 90 | 120 | 75 | 105 | 60 | 85 | mA | | | (Both Ports - TTL<br>Level Inputs) | $f = fMAX^{(1)}$ | IND | S | 90 | 145 | 75 | 130 | _ | | | | ISB2 <sup>(6)</sup> | Standby Current | CE"A" = VIL and CE"B" = VIH <sup>(5)</sup> | COM'L | S | 200 | 265 | 180 | 230 | 150 | 200 | mA | | | (One Port - TTL<br>Level Inputs) | Active Port Outputs Disabled,<br>f = fMAX <sup>(1)</sup> | IND | S | 200 | 290 | 180 | 255 | _ | | | | ISB3 | Full Standby Current<br>(Both Ports - CMOS | Both Ports CEL and CER > VDDQ - 0.2V, | COM'L | S | 2 | 10 | 2 | 10 | 2 | 10 | mA | | | Level Inputs) | VIN $\geq$ VDDQ - 0.2V or VIN $\leq$ 0.2V, f = $0^{(2)}$ | IND | S | 2 | 20 | 2 | 20 | | | | | ISB4 <sup>(6)</sup> | Full Standby Current<br>(One Port - CMOS<br>Level Inputs) | $\overline{\text{CE}}$ "A" $\leq 0.2V$ and $\overline{\text{CE}}$ "B" $\geq VDDQ - 0.2V^{(5)}$ , $VIN \geq VDDQ - 0.2V$ or $VIN \leq 0.2V$ , | COM'L | S | 200 | 265 | 180 | 230 | 150 | 200 | mA | | | Level lipus) | Active Port, Outputs Disabled, f = fMAX <sup>(1)</sup> | IND | S | 200 | 290 | 180 | 255 | | | | | lzz | Sleep Mode Current<br>(Both Ports - TTL | ZZL = ZZR = VIH<br>f = fMAX <sup>(1)</sup> | COM'L | S | 2 | 10 | 2 | 10 | 2 | 10 | mA | | | Level Inputs) | I - IMAA | IND | S | 2 | 20 | 2 | 20 | _ | | | 5670 tbl 10 5670 tbl 09 - 1. At f = fmax, address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1/trc, using "AC TEST CONDITIONS". - 2. f = 0 means no address or control lines change. Applies only to input at CMOS level standby. - 3. VDD = 2.5V, TA = 25°C for Typ. values, and are not production tested. IDD DC(f=0) = 100mA (Typ). - 4. $\overline{\text{CE}}\text{x} = \text{V}\text{IL} \text{ means } \overline{\text{CE}}\text{ox} = \text{V}\text{IL} \text{ and } \text{CE}\text{1x} = \text{V}\text{IH}$ - $\overline{\text{CE}}\text{x} = \text{V}\text{IH} \text{ means } \overline{\text{CE}}\text{ox} = \text{V}\text{IH} \text{ or } \text{CE}\text{1x} = \text{V}\text{IL}$ - $\overline{\text{CE}}\text{x} \leq 0.2 \text{V}$ means $\overline{\text{CE}}\text{ox} \leq 0.2 \text{V}$ and $\text{CE}\text{1x} \geq \text{V}\text{DDQx} 0.2 \text{V}$ - $\overline{\text{CE}}$ x $\geq$ VDDQx 0.2V means $\overline{\text{CE}}$ 0x $\geq$ VDDQx 0.2V or CE1x 0.2V - "X" represents "L" for left port or "R" for right port. - 5. ISB1, ISB2 and ISB4 will all reach full standby levels (ISB3) on the appropriate port(s) if ZZL and /or ZZR = VIH. ## AC Test Conditions (VDDQ = 3.3V/2.5V) | Input Pulse Levels | GND to 3.0V / GND to 2.5V | |-------------------------------|---------------------------| | Input Rise/Fall Times | 2ns Max. | | Input Timing Reference Levels | 1.5V/1.25V | | Output Reference Levels | 1.5V/1.25V | | Output Load | Figure 1 | 5670 tbl 11 Figure 1. AC Output Test load. Figure 3. Typical Output Derating (Lumped Capacitive Load). # AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(4)</sup> | Орега | | | 3/1S10<br>om'l<br>nd <sup>(5)</sup> | 70T633/1S12<br>Com'l<br>& Ind | | 70T633/1S15<br>Com'l Only | | | |---------------|-------------------------------------------------------|------|-------------------------------------|-------------------------------|------|---------------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | READ CYCLE | | | | | | | | | | trc | Read Cycle Time | 10 | | 12 | | 15 | _ | ns | | tAA | Address Access Time | | 10 | | 12 | | 15 | ns | | tACE | Chip Enable Access Time <sup>(3)</sup> | _ | 10 | _ | 12 | _ | 15 | ns | | tABE | Byte Enable Access Time <sup>(3)</sup> | _ | 5 | _ | 6 | _ | 7 | ns | | taoe | Output Enable Access Time | _ | 5 | _ | 6 | _ | 7 | ns | | tон | Output Hold from Address Change | 3 | | 3 | _ | 3 | _ | ns | | t.z | Output Low-Z Time Chip Enable and Semaphore (1,2) | 3 | | 3 | | 3 | _ | ns | | <b>t</b> LZOB | Output Low-Z Time Output Enable and Byte Enable (1.2) | 0 | | 0 | | 0 | _ | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | 0 | 4 | 0 | 6 | 0 | 8 | ns | | tru | Chip Enable to Power Up Time <sup>(2)</sup> | 0 | | 0 | _ | 0 | _ | ns | | tPD | Chip Disable to Power Down Time (2) | | 8 | | 8 | | 12 | ns | | tsop | Semaphore Flag Update Pulse (OE or SEM) | | 4 | | 6 | | 8 | ns | | tsaa | Semaphore Address Access Time | 2 | 10 | 2 | 12 | 2 | 15 | ns | | tsoe | Semaphore Output Enable Access Time | _ | 5 | _ | 6 | _ | 7 | ns | 5670 tbl 12 ## AC Electrical Characteristics Over the Operating Temperature and Supply Voltage<sup>(4)</sup> | | | | 70T633/1S10<br>Com'l<br>& Ind <sup>(5)</sup> | | 70T633/1S12<br>Com'l<br>& Ind | | 70T633/1S15<br>Com'l Only | | |-------------|---------------------------------------------------|------|----------------------------------------------|------|-------------------------------|------|---------------------------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | WRITE CYCLI | | | | | | | | | | twc | Write Cycle Time | 10 | | 12 | _ | 15 | | ns | | tew | Chip Enable to End-of-Write <sup>(3)</sup> | 7 | | 9 | _ | 12 | | ns | | taw | Address Valid to End-of-Write | 7 | _ | 9 | _ | 12 | | ns | | tas | Address Set-up Time <sup>(3)</sup> | 0 | | 0 | _ | 0 | | ns | | twp | Write Pulse Width | 7 | | 9 | _ | 12 | | ns | | twr | Write Recovery Time | 0 | | 0 | _ | 0 | | ns | | tow | Data Valid to End-of-Write | 5 | | 7 | _ | 10 | | ns | | toн | Data Hold Time | 0 | | 0 | _ | 0 | | ns | | twz | Write Enable to Output in High-Z <sup>(1,2)</sup> | | 4 | | 6 | | 8 | ns | | tow | Output Active from End-of-Write <sup>(1,2)</sup> | 3 | | 3 | _ | 3 | | ns | | tswrd | SEM Flag Write to Read Time | 5 | | 5 | _ | 5 | | ns | | tsps | SEM Flag Contention Window | 5 | | 5 | _ | 5 | - | ns | 5670 tb1 13 - 1. Transition is measured 0mV from Low or High-impedance voltage with Output Test Load (Figure 1). - 2. This parameter is guaranteed by device characterization, but is not production tested. - 3. To access RAM, $\overline{CE}$ = V<sub>IL</sub> and $\overline{SEM}$ = V<sub>IH</sub>. To access semaphore, $\overline{CE}$ = V<sub>IL</sub> and $\overline{SEM}$ = V<sub>IL</sub>. Either condition must be valid for the entire tew time. $\overline{CE}$ = V<sub>IL</sub> when $\overline{CE}_0$ = V<sub>IL</sub> and CE<sub>1</sub> = V<sub>IH</sub>. $\overline{CE}$ = V<sub>IH</sub> when $\overline{CE}_0$ = V<sub>IL</sub> and CE<sub>1</sub> = V<sub>IH</sub>. - 4. These values are valid regardless of the power supply level selected for I/O and control signals (3.3V/2.5V). See page 6 for details. ## Waveform of Read Cycles<sup>(5)</sup> ### NOTES: - 1. Timing depends on which signal is asserted last, $\overline{OE}$ , $\overline{CE}$ , $\overline{LB}$ or $\overline{UB}$ . - 2. Timing depends on which signal is de-asserted first $\overline{CE}$ , $\overline{OE}$ , $\overline{LB}$ or $\overline{UB}$ . - 3. tedd delay is required only in cases where the opposite port is completing a write operation to the same address location. For simultaneous read operations BUSY has no relation to valid output data. - 4. Start of valid data depends on which timing becomes effective last: tAOE, tACE, tAA, tABE, or tBDD. - 5. $\overline{SEM} = VIH.$ - 6. $\overline{CE}$ = L occurs when $\overline{CE}_0$ = V<sub>IL</sub> and CE<sub>1</sub> = V<sub>IH</sub>. $\overline{CE}$ = H when $\overline{CE}_0$ = V<sub>IH</sub> and/or CE<sub>1</sub> = V<sub>IL</sub>. # **Timing of Power-Up Power-Down** ## Timing Waveform of Write Cycle No. 1, R/W Controlled Timing<sup>(1,5,8)</sup> ## Timing Waveform of Write Cycle No. 2, CE Controlled Timing(1,5,8) - 1. $R\overline{W}$ or $\overline{CE}$ or $\overline{UB}$ or $\overline{LB}$ = VIH during all address transitions. - 2. A write occurs during the overlap (tew or twP) of a $\overline{CE} = VIL$ and a $R/\overline{W} = VIL$ for memory array writing cycle. - 3. twn is measured from the earlier of $\overline{\text{CE}}$ or $\overline{\text{R/W}}$ (or $\overline{\text{SEM}}$ or $\overline{\text{R/W}}$ ) going HIGH to the end of write cycle. - 4. During this period, the I/O pins are in the output state and input signals must not be applied. - 5. If the CE or SEM = VIL transition occurs simultaneously with or after the R/W = VIL transition, the outputs remain in the High-impedance state. - 6. Timing depends on which enable signal is asserted last, $\overline{\text{CE}}$ or $R/\overline{W}$ . - 7. This parameter is guaranteed by device characterization, but is not production tested. Transition is measured 0mV from steady state with the Output Test Load (Figure 1). - 8. If $\overline{OE} = \dot{V}_{IL}$ during R/W controlled write cycle, the write pulse width must be the larger of twp or (twz + tow) to allow the I/O drivers to turn off and data to be placed on the bus for the required tow. If $\overline{OE} = V_{IH}$ during an R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp. - 9. To access RAM, $\overline{CE} = VIL$ and $\overline{SEM} = VIH$ . To access semaphore, $\overline{CE} = VIH$ and $\overline{SEM} = VIL$ . tew must be met for either condition. $\overline{CE} = VIL$ when $\overline{CE}_0 = VIL$ and $\overline{CE}_1 = VIL$ . ## RapidWrite Mode Write Cycle Unlike other vendors' Asynchronous Random Access Memories, the IDT70T633/1 is capable of performing multiple back-to-back write operations without having to pulse the $R/\overline{W}$ , $\overline{CE}$ , or $\overline{BE}n$ signals high during address transitions. This RapidWrite Mode functionality allows the system designer to achieve optimum back-to-back write cycle performance without the difficult task of generating narrow reset pulses every cycle, simplifying system design and reducing time to market. During this new RapidWrite Mode, the end of the write cycle is now defined by the ending address transition, instead of the R/ $\overline{W}$ or $\overline{CE}$ or $\overline{BE}$ n transition to the inactive state. R/ $\overline{W}$ , $\overline{CE}$ , and $\overline{BE}$ n can be held active throughout the address transition between write cycles. Care must be taken to still meet the Write Cycle time (twc), the time in which the Address inputs must be stable. Input data setup and hold times (tbw and tbh) will now be referenced to the ending address transition. In this RapidWrite Mode the I/O will remain in the Input mode for the duration of the operations due to $R/\overline{W}$ being held low. All standard Write Cycle specifications must be adhered to. However, tas and twR are only applicable when switching between read and write operations. Also, there are two additional conditions on the Address Inputs that must also be met to ensure correct address controlled writes. These specifications, the Allowable Address Skew (taas) and the Address Rise/Fall time (tarf), must be met to use the RapidWrite Mode. If these conditions are not met there is the potential for inadvertent write operations at random intermediate locations as the device transitions between the desired write addresses. ## Timing Waveform of Write Cycle No. 3, RapidWrite Mode Write Cycle<sup>(1,3)</sup> - 1. $\overline{\text{OE}}$ = V<sub>IL</sub> for this timing waveform as shown. $\overline{\text{OE}}$ may equal V<sub>IH</sub> with same write functionality; I/O would then always be in High-Z state. - 2. A write occurs during the overlap (tew or twp) of a $\overline{CE} = V_{IL}$ , $\overline{BEn} = V_{IL}$ , and a $R\overline{W} = V_{IL}$ for memory array writing cycle. The last transition LOW of $\overline{CE}$ , $\overline{BEn}$ , and $R\overline{W}$ initiates the write sequence. The first transition HIGH of $\overline{CE}$ , $\overline{BEn}$ , and $R\overline{W}$ terminates the write sequence. - 3. If the $\overline{\text{CE}}$ or $\overline{\text{SEM}} = \text{VIL}$ transition occurs simultaneously with or after the $\overline{\text{R/W}} = \text{VIL}$ transition, the outputs remain in the High-impedance state. - 4. The timing represented in this cycle can be repeated multiple times to execute sequential RapidWrite Mode writes. - 5. This parameter is guaranteed by device characterization, but is not production tested. Transition is measured 0mV from steady state with the Output Test Load (Figure 1). - 6. To access RAM, $\overline{CE} = VIL$ and $\overline{SEM} = VIH$ . To access semaphore, $\overline{CE} = VIH$ and $\overline{SEM} = VIL$ . tew must be met for either condition. $\overline{CE} = VIL$ when $\overline{CE}_0 = VIL$ and $\overline{CE}_1 = VIH$ . To access semaphore, $\overline{CE}_1 = VIL$ and $\overline{CE}_2 = VIH$ when $\overline{CE}_3 = VIH$ and $\overline{$ # AC Electrical Characteristics over the Operating Temperature Range and Supply Voltage Range for RapidWrite Mode Write Cycle<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |--------|--------------------------------------------|-----|-----|------| | taas | Allowable Address Skew for RapidWrite Mode | | 1 | ns | | tarf | Address Rise/Fall Time for RapidWrite Mode | 1.5 | | V/ns | 5670 tbl 14 #### NOTE: 1. Timing applies to all speed grades when utilizing the RapidWrite Mode Write Cycle. ## Timing Waveform of Address Inputs for RapidWrite Mode Write Cycle 5670 drw 09 NOTE: 1. A<sub>17</sub> for IDT70T631. ## Timing Waveform of Semaphore Read after Write Timing, Either Side<sup>(1)</sup> #### NOTES: - 1. $\overline{\text{CE}}_0 = \text{VI-H}$ and $\text{CE}_1 = \text{VI-L}$ are required for the duration of both the write cycle and the read cycle waveforms shown above. Refer to Truth Table II for details and for appropriate UB/LB controls. - 2. "DATAOUT VALID" represents all I/O's (I/Oo I/O17) equal to the semaphore value. ## **Timing Waveform of Semaphore Write Contention**(1,3,4) - 1. DOR = DOL = VIL, CEOL = CEOR = VIH; CE1L = CE1R = VIL. Refer also to Truth Table II for appropriate UB/LB controls. - 2. All timing is the same for left and right ports. Port "A" may be either left or right port. "B" is the opposite from port "A". - 3. This parameter is measured from R/W"a" or SEM"a" going HIGH to R/W"b" or SEM"b" going HIGH. - 4. If tsps is not satisfied, the semaphore will fall positively to one side or the other, but there is no guarantee which side will be granted the semaphore flag. ## AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range | Compleal | Downwater | 70T633/1S10<br>Com'l<br>& Ind <sup>(6)</sup> | | Co | 3/1S12<br>m'l<br>Ind | 70T633/1S15<br>Com'l Only | | 11.2 | |---------------------------|-------------------------------------------------|----------------------------------------------|------|------|----------------------|---------------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | BUSY TIMING | i (M/S=ViH) | | | | | | | | | tBAA | BUSY Access Time from Address Match | | 10 | | 12 | _ | 15 | ns | | tBDA | BUSY Disable Time from Address Not Matched | _ | 10 | | 12 | _ | 15 | ns | | tBAC | BUSY Access Time from Chip Enable Low | | 10 | | 12 | | 15 | ns | | tBDC | BUSY Disable Time from Chip Enable High | | 10 | | 12 | | 15 | ns | | taps | Arbitration Priority Set-up Time <sup>(2)</sup> | 2.5 | | 2.5 | | 2.5 | _ | ns | | tBDD | BUSY Disable to Valid Data <sup>(3)</sup> | | 10 | | 12 | | 15 | ns | | twн | Write Hold After BUSY <sup>(5)</sup> | 7 | | 9 | | 12 | | ns | | BUSY TIMING | i (M/S=VIL) | | | | | | | | | twB | BUSY Input to Write <sup>(4)</sup> | 0 | | 0 | | 0 | _ | ns | | twн | Write Hold After BUSY <sup>(5)</sup> | | _ | 9 | _ | 12 | _ | ns | | PORT-TO-PORT DELAY TIMING | | | | | | | | | | twod | Write Pulse to Data Delay <sup>(1)</sup> | | 14 | | 16 | | 20 | ns | | todo | Write Data Valid to Read Data Delay(1) | _ | 14 | | 16 | | 20 | ns | NOTES: 5670 bit 1: - 1. Port-to-port delay through RAM cells from writing port to reading port, refer to "Timing Waveform of Write with Port-to-Port Read and $\overline{BUSY}$ (M/ $\overline{S}$ = VIH)". - 2. To ensure that the earlier of the two ports wins. - 3. tBDD is a calculated parameter and is the greater of the Max. spec, twDD twP (actual), or tDDD tDW (actual). - 4. To ensure that the write cycle is inhibited on port "B" during contention on port "A". - 5. To ensure that a write cycle is completed on port "B" after contention on port "A". # AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(1,2,3)</sup> | Complete | Possessatura. | Co | 3/1S10<br>m'l<br>Ind | Co | 31\$12<br>m'l<br>Ind | 70T633/1S15<br>Com'l Only | | |------------|-------------------------------------------|-----------|----------------------|------|----------------------|---------------------------|------| | Symbol | Parameter | Min. Max. | | Min. | Max. | Min. | Max. | | SLEEP MODE | TIMING (ZZx=VIH) | | | | | | | | tzzs | Sleep Mode Set Time | 10 | | 12 | | 15 | | | tzzr | Sleep Mode Reset Time | 10 | _ | 12 | _ | 15 | _ | | tzzpd | Sleep Mode Power Down Time <sup>(4)</sup> | 10 | | 12 | _ | 15 | _ | | tzzpu | Sleep Mode Power Up Time <sup>(4)</sup> | | 0 | | 0 | _ | 0 | 5670 tbl 15a - 1. Timing is the same for both ports. - 2. The sleep mode pin shuts off all dynamic inputs, except JTAG inputs, when asserted. OPTx, INTx, M/S and the sleep mode pins themselves (ZZx) are not affected during sleep mode. It is recommended that boundary scan not be operated during sleep mode. - 3. These values are valid regardless of the power supply level selected for I/O and control signals (3.3V/2.5V). See page 5 for details. - 4. This parameter is guaranteed by device characterization, but is not production tested. ## Timing Waveform of Write with Port-to-Port Read and $\overline{BUSY}$ (M/ $\overline{S}$ = VIH)(2,4,5) 5670 drw 14 - 1. To ensure that the earlier of the two ports wins. taps is ignored for $M/\overline{S} = V_{IL}$ (SLAVE). - 2. $\overline{CE}$ OL = $\overline{CE}$ OR = VIL; CE1L = CE1R = VIH. - 3. $\overline{OE}$ = VIL for the reading port. - 4. If $M/\overline{S} = VIL$ (slave), $\overline{BUSY}$ is an input. Then for this example $\overline{BUSY}^*A^* = VIH$ and $\overline{BUSY}^*B^*$ input is shown above. - 5. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from port "A". # Timing Waveform of Write with $\overline{BUSY}$ (M/ $\overline{S}$ = VIL) - 1. twh must be met for both $\overline{BUSY}$ input (SLAVE) and output (MASTER). - 2. BUSY is asserted on port "B" blocking R/W"B", until BUSY"B" goes HIGH. - 3. two only applies to the slave mode. ## Waveform of $\overline{BUSY}$ Arbitration Controlled by $\overline{CE}$ Timing (M/ $\overline{S}$ = VIH)(1) # Waveform of $\overline{BUSY}$ Arbitration Cycle Controlled by Address Match Timing (M/ $\overline{S}$ = VIH)<sup>(1,3,4)</sup> #### NOTES - 1. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from port "A". - 2. If taps is not satisfied, the BUSY signal will be asserted on one side or another but there is no guarantee on which side BUSY will be asserted. - 3. $\overline{CE}x = V_{IL}$ when $\overline{CE}_{0x} = V_{IL}$ and $CE_{1x} = V_{IH}$ . $\overline{CE}x = V_{IH}$ when $\overline{CE}_{0x} = V_{IH}$ and/or $CE_{1x} = V_{IL}$ . - 4. $\overline{CE}_{0x} = \overline{OE}_{x} = \overline{LB}_{x} = \overline{UB}_{x} = V_{IL}$ . $CE_{1x} = V_{IH}$ . # AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(1,2)</sup> | Operau | perating reinperature and Suppry Voltage Kange | | | | | | | | | |-------------|------------------------------------------------|-------------------------------|------|-------------------------------|------|---------------------------|------|------|--| | | | 70T633/1S10<br>Com'l<br>& Ind | | 70T633/1S12<br>Com'l<br>& Ind | | 70T633/1S15<br>Com'l Only | | | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | INTERRUPT T | IMING | | | | | | | | | | tas | Address Set-up Time | 0 | | 0 | _ | 0 | _ | ns | | | twr | Write Recovery Time | 0 | _ | 0 | _ | 0 | _ | ns | | | tins | Interrupt Set Time | | 10 | | 12 | _ | 15 | ns | | | tinr | Interrupt Reset Time | _ | 10 | _ | 12 | _ | 15 | ns | | #### 5670 tbl 16 - 1. Timing is the same for both ports. - 2. These values are valid regardless of the power supply level selected for I/O and control signals (3.3V/2.5V). See page 5 for details. ## Waveform of Interrupt Timing(1) #### NOTES: - 1. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from port "A". - 2. Refer to Interrupt Truth Table. - 3. $\overline{CE}x = V_{IL}$ means $\overline{CE}_{0x} = V_{IL}$ and $CE_{1x} = V_{IH}$ . $\overline{CE}x = V_{IH}$ means $\overline{CE}_{0x} = V_{IH}$ and/or $CE_{1x} = V_{IL}$ . - 4. Timing depends on which enable signal $(\overline{\overline{CE}} \text{ or } R/\overline{W})$ is asserted last. - 5. Timing depends on which enable signal ( $\overline{\text{CE}}$ or $R/\overline{W}$ ) is de-asserted first. # Truth Table III — Interrupt Flag<sup>(1,4)</sup> | | | | | | _ | | | | | | |------|-----|-----------|-------------------------|------------------|-------|-----|-----------------|-------------------------|------------------|-----------------------| | | | Left Port | | | | | | | | | | R/WL | CEL | ŌĒL | A18L-A0L <sup>(5)</sup> | ĪNTL | R/W̄R | CER | <del>OE</del> R | A18R-A0R <sup>(5)</sup> | ĪNTR | Function | | L | L | Х | 7FFFF | Х | Х | Х | Х | Х | L <sup>(2)</sup> | Set Right INTR Flag | | X | Х | Х | Х | Х | Х | L | L | 7FFFF | H <sup>(3)</sup> | Reset Right INTR Flag | | X | Х | Х | Х | L <sup>(3)</sup> | L | L | Х | 7FFFE | Х | Set Left INTL Flag | | X | L | L | 7FFFE | H <sup>(2)</sup> | Х | Х | Х | Х | Х | Reset Left INTL Flag | ### NOTES: 5670 tbl 17 - 1. Assumes $\overline{BUSY}L = \overline{BUSY}R = VIH$ . $\overline{CE}X = L$ means $\overline{CE}0X = VIL$ and CE1X = VIH. - 2. If $\overline{BUSY}_L = V_{IL}$ , then no change. - 3. If $\overline{BUSY}R = VIL$ , then no change. - 4. INTL and INTR must be initialized at power-up. - 5. A18x is a NC for IDT70T631. Therefore, Interrupt Addresses are 3FFFF and 3FFFE. # Truth Table IV — Address BUSY Arbitration | | Inputs | | | puts | | |-------------------|--------|-------------------------------------|-----------------------|-----------------------|------------------------------| | ŒL <sup>(5)</sup> | CER(5) | A0L-A18L <sup>(4)</sup><br>A0R-A18R | BUSY <sub>L</sub> (1) | BUSY <sub>R</sub> (1) | Function | | Х | Х | NO MATCH | Н | Н | Normal | | Н | Χ | MATCH | Н | Н | Normal | | Х | Н | MATCH | Н | Н | Normal | | L | L | MATCH | (2) | (2) | Write Inhibit <sup>(3)</sup> | 5670 tbl 18 #### NOTES: - 1. Pins BUSYL and BUSYR are both outputs when the part is configured as a master. Both are inputs when configured as a slave. BUSY outputs on the IDT70T633/1 are push-pull, not open drain outputs. On slaves the BUSY input internally inhibits writes. - 2. "L" if the inputs to the opposite port were stable prior to the address and enable inputs of this port. "H" if the inputs to the opposite port became stable after the address and enable inputs of this port. If taps is not met, either BUSYL or BUSYR = LOW will result. BUSYL and BUSYR outputs can not be LOW simultaneously. - 3. Writes to the left port are internally ignored when BUSYL outputs are driving LOW regardless of actual logic level on the pin. Writes to the right port are internally ignored when BUSYR outputs are driving LOW regardless of actual logic level on the pin. - 4. A18 is a NC for IDT70T631. Address comparison will be for A0 A17. - 5. $\overline{CE}x = L$ means $\overline{CE}0x = V_{IL}$ and $CE_{1}x = V_{IH}$ . $\overline{CE}x = H$ means $\overline{CE}0x = V_{IH}$ and/or $CE_{1}x = V_{IL}$ . Truth Table V — Example of Semaphore Procurement Sequence (1,2,3) | TIULII IUDIC V EXU | ilipic ol oc | 1 Todarement ocquence | | | | |------------------------------------|---------------|-----------------------|--------------------------------------------------------|--|--| | Functions | Do - D17 Left | Do - D17 Right | Status | | | | No Action | 1 | 1 | Semaphore free | | | | Left Port Writes "0" to Semaphore | 0 | 1 | Left port has semaphore token | | | | Right Port Writes "0" to Semaphore | 0 | 1 | No change. Right side has no write access to semaphore | | | | Left Port Writes "1" to Semaphore | 1 | 0 | Right port obtains semaphore token | | | | Left Port Writes "0" to Semaphore | 1 | 0 | No change. Left port has no write access to semaphore | | | | Right Port Writes "1" to Semaphore | 0 | 1 | Left port obtains semaphore token | | | | Left Port Writes "1" to Semaphore | 1 | 1 | Semaphore free | | | | Right Port Writes "0" to Semaphore | 1 | 0 | Right port has semaphore token | | | | Right Port Writes "1" to Semaphore | 1 | 1 | Semaphore free | | | | Left Port Writes "0" to Semaphore | 0 | 1 | Left port has semaphore token | | | | Left Port Writes "1" to Semaphore | 1 | 1 | Semaphore free | | | NOTES: 5670 tbl 19 - 1. This table denotes a sequence of events for only one of the eight semaphores on the IDT70T633/1. - 2. There are eight semaphore flags written to via I/Oo and read from all I/O's (I/Oo-I/O17). These eight semaphores are addressed by Ao A2. - 3. CEo = VIH, CE1 = SEM = VIL to access the semaphores. Refer to the Semaphore Read/Write Control Truth Table. ## **Functional Description** The IDT70T633/1 provides two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. The IDT70T633/1 has an automatic power down feature controlled by $\overline{\text{CE}}$ . The $\overline{\text{CE}}$ 0 and CE1 control the on-chip power down circuitry that permits the respective port to go into a standby mode when not selected $(\overline{\text{CE}} = \text{HIGH})$ . When a port is enabled, access to the entire memory array is permitted. ## Interrupts If the user chooses the interrupt function, a memory location (mail box or message center) is assigned to each port. The left port interrupt flag ( $\overline{\text{INTL}}$ ) is asserted when the right port writes to memory location 7FFFE (HEX), where a write is defined as $\overline{\text{CE}}_R = R/\overline{W}_R = V_{IL}$ per the Truth Table. The left port clears the interrupt through access of address location 7FFFE when $\overline{\text{CE}}_L = \overline{\text{OE}}_L = V_{IL}$ , $R/\overline{W}$ is a "don't care". Likewise, the right port interrupt flag ( $\overline{\text{INTR}}$ ) is asserted when the left port writes to memory location 7FFFF (HEX) and to clear the interrupt flag ( $\overline{\text{INTR}}$ ), the right port must read the memory location 7FFFF. The message (18 bits) at 7FFFE or 7FFFF (3FFFF or 3FFFE for IDT70T631) is user-defined since it is an addressable SRAM location. If the interrupt function is not used, address locations 7FFFE and 7FFFF are not used as mail boxes, but as part of the random access memory. Refer to Truth Table III for the interrupt operation. ## **Busy Logic** Busy Logic provides a hardware indication that both ports of the RAM have accessed the same location at the same time. It also allows one of the two accesses to proceed and signals the other side that the RAM is "Busy". The BUSY pin can then be used to stall the access until the operation on the other side is completed. If a write operation has been attempted from the side that receives a BUSY indication, the write signal is gated internally to prevent the write from proceeding. The use of BUSY logic is not required or desirable for all applications. In some cases it may be useful to logically OR the BUSY outputs together and use any BUSY indication as an interrupt source to flag the event of an illegal or illogical operation. If the write inhibit function of BUSY logic is not desirable, the BUSY logic can be disabled by placing the part in slave mode with the M/S pin. Once in slave mode the BUSY pin operates solely as a write inhibit input pin. Normal operation can be programmed by tying the BUSY pins HIGH. If desired, unintended write operations can be prevented to a port by tying the BUSY pin for that port LOW. The BUSY outputs on the IDT70T633/1 RAM in master mode, are push-pull type outputs and do not require pull up resistors to operate. If these RAMs are being expanded in depth, then the BUSY indication for the resulting array requires the use of an external AND gate. Figure 3. Busy and chip enable routing for both width and depth expansion with IDT70T633/1 Dual-Port RAMs. ## Width Expansion with Busy Logic Master/Slave Arrays When expanding an IDT70T633/1 RAM array in width while using BUSY logic, one master part is used to decide which side of the RAMs array will receive a BUSY indication, and to output that indication. Any number of slaves to be addressed in the same address range as the master use the BUSY signal as a write inhibit signal. Thus on the IDT70T633/1 RAM the BUSY pin is an output if the part is used as a master (M/ $\overline{S}$ pin = VIH), and the $\overline{BUSY}$ pin is an input if the part used as a slave $(M/\overline{S} pin = VIL)$ as shown in Figure 3. If two or more master parts were used when expanding in width, a split decision could result with one master indicating BUSY on one side of the array and another master indicating BUSY on one other side of the array. This would inhibit the write operations from one port for part of a word and inhibit the write operations from the other port for the other part of the word. The BUSY arbitration on a master is based on the chip enable and address signals only. It ignores whether an access is a read or write. In a master/slave array, both address and chip enable must be valid long enough for a BUSY flag to be output from the master before the actual write pulse can be initiated with the R/W signal. Failure to observe this timing can result in a glitched internal write inhibit signal and corrupted data in the slave. ## **Semaphores** The IDT70T633/1 is an extremely fast Dual-Port 512/256K x 18 CMOS Static RAM with an additional 8 address locations dedicated to binary semaphore flags. These flags allow either processor on the left or right side of the Dual-Port RAM to claim a privilege over the other processor for functions defined by the system designer's software. As an example, the semaphore can be used by one processor to inhibit the other from accessing a portion of the Dual-Port RAM or any other shared resource. The Dual-Port RAM features a fast access time, with both ports being completely independent of each other. This means that the activity on the left port in no way slows the access time of the right port. Both ports are identical in function to standard CMOS Static RAM and can be read from or written to at the same time with the only possible conflict arising from the simultaneous writing of, or a simultaneous READ/WRITE of, a non-semaphore location. Semaphores are protected against such ambiguous situations and may be used by the system program to avoid any conflicts in the non-semaphore portion of the Dual-Port RAM. These devices have an automatic power-down feature controlled by CE0 and CE1, the Dual-Port RAM chip enables, and SEM, the semaphore enable. The CE0, CE1, and SEM pins control onchip power down circuitry that permits the respective port to go into standby mode when not selected. Systems which can best use the IDT70T633/1 contain multiple processors or controllers and are typically very high-speed systems which are software controlled or software intensive. These systems can benefit from a performance increase offered by the hardware semaphores of the IDT70T633/1, which provide a lockout mechanism without requiring complex programming. Software handshaking between processors offers the maximum in system flexibility by permitting shared resources to be allocated in varying configurations. The IDT70T633/1 does not use its semaphore flags to control any resources through hardware, thus allowing the system designer total flexibility in system architecture. An advantage of using semaphores rather than the more common methods of hardware arbitration is that wait states are never incurred in either processor. This can prove to be a major advantage in very high-speed systems. ## **How the Semaphore Flags Work** The semaphore logic is a set of eight latches which are independent of the Dual-Port RAM. These latches can be used to pass a flag, or token, from one port to the other to indicate that a shared resource is in use. The semaphores provide a hardware assist for a use assignment method called "Token Passing Allocation." In this method, the state of a semaphore latch is used as a token indicating that a shared resource is in use. If the left processor wants to use this resource, it requests the token by setting the latch. This processor then verifies its success in setting the latch by reading it. If it was successful, it proceeds to assume control over the shared resource. If it was not successful in setting the latch, it determines that the right side processor has set the latch first, has the token and is using the shared resource. The left processor can then either repeatedly request that semaphore's status or remove its request for that semaphore to perform another task and occasionally attempt again to gain control of the token via the set and test sequence. Once the right side has relinquished the token, the left side should succeed in gaining control. The semaphore flags are active LOW. A token is requested by writing a zero into a semaphore latch and is released when the same side writes a one to that latch. The eight semaphore flags reside within the IDT70T633/1 in a separate memory space from the Dual-Port RAM array. This address space is accessed by placing a low input on the $\overline{SEM}$ pin (which acts as a chip select for the semaphore flags) and using the other control pins (Address, $\overline{CE}_0$ , $CE_1$ , $R/\overline{W}$ and $\overline{LB}/\overline{UB}$ ) as they would be used in accessing a standard Static RAM. Each of the flags has a unique address which can be accessed by either side through address pins $A_0 - A_2$ . When accessing the semaphores, none of the other address pins has any effect. When writing to a semaphore, only data pin Do is used. If a low level is written into an unused semaphore location, that flag will be set to a zero on that side and a one on the other side (see Truth Table V). That semaphore can now only be modified by the side showing the zero. When a one is written into the same location from the same side, the flag will be set to a one for both sides (unless a semaphore request from the other side is pending) and then can be written to by both sides. The fact that the side which is able to write a zero into a semaphore subsequently locks out writes from the other side is what makes semaphore flags useful in interprocessor communications. (A thorough discussion on the use of this feature follows shortly.) A zero written into the same location from the other side will be stored in the semaphore request latch for that side until the semaphore is freed by the first side. When a semaphore flag is read, its value is spread into all data bits so that a flag that is a one reads as a one in all data bits and a flag containing a zero reads as all zeros for a semaphore read, the $\overline{SEM}$ , $\overline{BEn}$ , and $\overline{OE}$ signals need to be active. (Please refer to Truth Table II). Furthermore, the read value is latched into one side's output register when that side's semaphore select ( $\overline{SEM}$ , $\overline{BEn}$ ) and output enable ( $\overline{OE}$ ) signals go active. This serves to disallow the semaphore from changing state in the middle of a read cycle due to a write cycle from the other side. A sequence WRITE/READ must be used by the semaphore in order to guarantee that no system level contention will occur. A processor requests access to shared resources by attempting to write a zero into a semaphore location. If the semaphore is already in use, the semaphore request latch will contain a zero, yet the semaphore flag will appear as one, a fact which the processor will verify by the subsequent read (see Table V). As an example, assume a processor writes a zero to the left port at a free semaphore location. On a subsequent read, the processor will verify that it has written successfully to that location and will assume control over the resource in question. Meanwhile, if a processor on the right side attempts to write a zero to the same semaphore flag it will fail, as will be verified by the fact that a one will be read from that semaphore on the right side during subsequent read. Had a sequence of READ/WRITE been used instead, system contention problems could have occurred during the gap between the read and write cycles. It is important to note that a failed semaphore request must be followed by either repeated reads or by writing a one into the same location. The reason for this is easily understood by looking at the simple logic diagram of the semaphore flag in Figure 4. Two semaphore request latches feed into a semaphore flag. Whichever latch is first to present a zero to the semaphore flag will force its side of the semaphore flag LOW and the opposite side HIGH. This condition will continue until a one is written to the same semaphore request latch. Figure 4. IDT70T633/1 Semaphore Logic 5670 drw 21 If the opposite side semaphore request latch has been written to zero in the meantime, the semaphore flag will flip over to the other side as soon as a one is written into the first request latch. The opposite side flag will now stay LOW until its semaphore request latch is written to a one. From this it is easy to understand that, if a semaphore is requested and the processor which requested it no longer needs the resource, the entire system can hang up until a one is written into that semaphore request latch. The critical case of semaphore timing is when both sides request a single token by attempting to write a zero into it at the same time. The semaphore logic is specially designed to resolve this problem. If simultaneous requests are made, the logic guarantees that only one side receives the token. If one side is earlier than the other in making the request, the first side to make the request will receive the token. If both requests arrive at the same time, the assignment will be arbitrarily made to one port or the other. One caution that should be noted when using semaphores is that semaphores alone do not guarantee that access to a resource is secure. As with any powerful programming technique, if semaphores are misused or misinterpreted, a software error can easily happen. Initialization of the semaphores is not automatic and must be handled via the initialization program at power-up. Since any semaphore request flag which contains a zero must be reset to a one, all semaphores on both sides should have a one written into them at initialization from both sides to assure that they will be free when needed. Timing Waveform of Sleep Mode<sup>(1,2)</sup> NOTES: 1. CE1 = $V_{IH}$ . 2. All timing is same for Left and Right ports. ## **Sleep Mode** The IDT70T633/1 is equipped with an optional sleep or low power mode on both ports. The sleep mode pin on both ports is active high. During normal operation, the ZZ pin is pulled low. When ZZ is pulled high, the port will enter sleep mode where it will have the lowest possible power consumption. The sleep mode timing diagram demonstrates the modes of operation: Normal Operation, No Read/Write Allowed and Sleep Mode. For a period of time prior to sleep mode and after recovering from sleep mode (tzzs and tzzr), new reads or writes are not allowed. If a write or read operation occurs during these periods, the memory array may be corrupted. Validity of data out from the RAM cannot be guaranteed immediately after ZZ is asserted (prior to being in sleep). During sleep mode the RAM automatically deselects itself and disconnects its internal buffer. All outputs will remain in high-Z state while in sleep mode. All inputs are allowed to toggle, but the RAM will not be selected and will not perform any reads or writes. ## **JTAG Timing Specifications** ### NOTES: - 1. Device inputs = All device inputs except TDI, TMS, and TRST. - 2. Device outputs = All device outputs except TDO. # JTAG AC Electrical Characteristics<sup>(1,2,3,4,5)</sup> | | | | 70T633/1 | | |--------|-------------------------|------|------------------|-------| | Symbol | Parameter | Min. | Max. | Units | | tucyc | JTAG Clock Input Period | 100 | | ns | | tлсн | JTAG Clock HIGH | 40 | | ns | | tJCL | JTAG Clock Low | 40 | _ | ns | | tur | JTAG Clock Rise Time | _ | 3 <sup>(1)</sup> | ns | | tır | JTAG Clock Fall Time | _ | 3 <sup>(1)</sup> | ns | | tJRST | JTAG Reset | 50 | _ | ns | | tursr | JTAG Reset Recovery | 50 | | ns | | tuco | JTAG Data Output | _ | 25 | ns | | tudo | JTAG Data Output Hold | 0 | | ns | | tus | JTAG Setup | 15 | | ns | | tлн | JTAG Hold | 15 | | ns | 5670 tbl 20 - 1. Guaranteed by design. - 2. 30pF loading on external output signals. - 3. Refer to AC Electrical Test Conditions stated earlier in this document. - JTAG operations occur at one speed (10MHz). The base device may run at any speed specified in this datasheet. - 5. JTAG cannot be tested in sleep mode. **Identification Register Definitions** | Instruction Field | Value | Description | |-----------------------------------|----------------------|------------------------------------------------------| | Revision Number (31:28) | 0x0 | Reserved for version number | | IDT Device ID (27:12) | 0x33B <sup>(1)</sup> | Defines IDT part number 70T633 | | IDT JEDEC ID (11:1) | 0x33 | Allows unique identification of device vendor as IDT | | ID Register Indicator Bit (Bit 0) | 1 | Indicates the presence of an ID register | NOTE: 5670 tbl 21 ## **Scan Register Sizes** 1. Device ID for IDT70T631 is 0x33C. | Register Name | Bit Size | |----------------------|----------| | Instruction (IR) | 4 | | Bypass (BYR) | 1 | | Identification (IDR) | 32 | | Boundary Scan (BSR) | Note (3) | 5670 tbl 22 ## **System Interface Parameters** | Instruction | Code | Description | |----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | 0000 | Forces contents of the boundary scan cells onto the device outputs <sup>(1)</sup> . Places the boundary scan register (BSR) between TDI and TDO. | | BYPASS | 1111 | Places the bypass register (BYR) between TDI and TDO. | | IDCODE | 0010 | Loads the ID register (IDR) with the vendor ID code and places the register between TDI and TDO. | | HIGHZ | 0100 | Places the bypass register (BYR) between TDI and TDO. Forces all device output drivers to a High-Z state. | | CLAMP | 0011 | Uses BYR. Forces contents of the boundary scan cells onto the device outputs. Places the bypass register (BYR) between TDI and TDO. | | SAMPLE/PRELOAD | 0001 | Places the boundary scan register (BSR) between TDI and TDO. SAMPLE allows data from device inputs <sup>(2)</sup> and outputs <sup>(1)</sup> to be captured in the boundary scan cells and shifted serially through TDO. PRELOAD allows data to be input serially into the boundary scan cells via the TDI. | | RESERVED | All other codes | Several combinations are reserved. Do not use codes other than those identified above. | #### **NOTES** 5670 tbl 23 - 1. Device outputs = All device outputs except TDO. - 2. Device inputs = All device inputs except TDI, TMS, and $\overline{\text{TRST}}$ . - 3. The Boundary Scan Descriptive Language (BSDL) file for this device is available on the IDT website (www.idt.com), or by contacting your local IDT sales representative. ## **Ordering Information** #### NOTES: 1. Green parts available. For specific speeds and packages contact your local sales office. ## **Datasheet Document History:** | 04/25/03: | | Initial Datasheet | |-----------|----------------------------|----------------------------------------------------------------------------------------------| | 10/01/03: | Page 9 | Added 8ns speed DC power numbers to DC Electrical Characteristics Table | | | Page 9 | Updated DC power numbers for 10, 12 & 15ns speeds in the DC Electrical Characteristics Table | | | Page 9,11,15,<br>17&25 | Added footnote that indicates that 8ns speed is available in BF-208 and BC-256 packages only | | | Page 10 | Added Capacitance Derating Drawing | | | Page 11,15 & 17 | Added 8ns AC timing numbers to the AC Electrical Characteristics Tables | | | Page 11 | Added tsoe and tizob to the AC Read Cycle Electrical Characteristics Table | | | Page 12 | Added tLZOB to the Waveform of Read Cycles Drawing | | | Page 14 | Added tsoE to Timing Waveform of Semaphore Read after Write Timing, Either Side Drawing | | | Page 1& 25 | Added 8ns speed grade and 10ns I-temp to features and to ordering information | | | Page 1, 14 & 15 | Added RapidWrite Mode Write Cycle text and waveforms | | 10/20/03: | Page 15 | Corrected tarf to 1.5V/ns Min. | | 04/21/04: | | Removed Preliminary status from entire datasheet | | 01/05/06: | Page 1 | Added green availability to features | | | Page 27 | Added green indicator to ordering information | | 07/25/08: | Page 9 | Corrected a typo in the DC Chars table | | 01/19/09: | Page 27 | Removed "IDT" from orderable part number | | 04/20/10: | | Removed the DD 144-pin TQFP (DD-144) Thin Quad Flatpack per PDN: F-08-01 | | 10/15/11: | Page 2,13 | Corrected 70T651/9 to 70T633/1 | | | Page 26 | Updated ordering information to include tube or tray and tape & reel. | | 6/18/12 | Page 1,2,8,10,<br>16,18,26 | Removed 8ns from datasheet to match pricebook. | for SALES: 800-345-7015 or 408-284-8200 fax: 408-284-2775 www.idt.com for Tech Support: 408-284-2794 DualPortHelp@idt.com