### GS1575B / GS9075B HD-LINX® II Multi-Rate SDI Automatic Reclocker #### **Features** #### **GS1575B** - SMPTE 292M, 259M and 344M compliant - Supports data rates of 143, 177, 270, 360, 540, 1483.5, 1485 Mb/s - Supports DVB-ASI at 270Mb/s - Pb-free and RoHS Compliant - Auto and Manual Modes for rate selection - Standards indication in Auto Mode - 4:1 input multiplexer - Loss of Signal (LOS) Output - Lock Detect Output - On-chip Input and Output Termination - Differential $50\Omega$ inputs and outputs - Mute, Bypass and Autobypass functions - SD/HD indication output to control GS1528A Dual Slew-Rate Cable Driver - Single 3.3V power supply - Operating temperature range: 0°C to 70°C #### **GS9075B** - SMPTE 259M and 344M compliant - Supports data rates of 143, 177, 270, 360, and 540Mb/s - Supports DVB-ASI at 270Mb/s - Pb-free and RoHS Compliant - Auto and Manual Modes for rate selection - Standards indication in Auto Mode - 4:1 input multiplexer - Loss of Signal (LOS) Output - Lock Detect Output - On-chip Input and Output Termination - Differential $50\Omega$ inputs and outputs - Mute, Bypass and Autobypass functions - Single 3.3V power supply - Operating temperature range: 0°C to 70°C ### **Applications** #### **GS1575B** SMPTE 292M, SMPTE 259M and SMPTE 344M Serial Digital Interfaces #### **GS9075B** • SMPTE 259M and SMPTE 344M Serial Digital Interfaces. ### **Description** The GS1575B/9075B is a Multi-Rate Serial Digital Reclocker designed to automatically recover the embedded clock from a digital video signal and re-time the incoming video data. The GS1575B Serial Digital Reclocker will recover the embedded clock signal and re-time the data from a SMPTE 292M, SMPTE 259M or SMPTE 344M compliant digital video signal. The GS9075B Serial Digital Reclocker will recover the embedded clock signal and re-time the data from a SMPTE 259M or SMPTE 344M compliant digital video signal. The GS1575B/9075B removes the high frequency jitter components from the bit-serial stream. Input termination is on-chip for seamless matching to $50\Omega$ transmission lines. An LVPECL compliant output interfaces seamlessly to the GS1578A/GS9078A Cable Driver. The GS1575B/9075B can operate in either auto or manual rate selection mode. In Auto mode the device will automatically detect and lock onto incoming SMPTE SDI data signals at any supported rate. For single rate data systems, the GS1575B/9075B can be configured to operate in Manual mode. In both modes, the device requires only one external crystal to set the VCO frequency when not locked and provides adjustment free operation. In systems which require passing of non-SMPTE data rates, the GS1575B/9075B can be configured to either automatically or manually enter a bypass mode in order to pass the signal without reclocking. The ASI/177 input pin allows for manual selection of support of either 177Mb/s or DVB-ASI inputs. The GS1575B/9075B is Pb-free, and the encapsulation compound does not contain halogenated flame retardant. This component and all homogeneous sub-components are RoHS compliant. ### **GS1575B Functional Block Diagram** ### **GS9075B Functional Block Diagram** # **Revision History** | Version | ECR | PCN | Date | Changes and/or Modifications | |---------|--------|-----|-------------|--------------------------------------------------------------------------------------------| | 1 | 152100 | - | June 2009 | Updated document format. | | 0 | 141777 | - | August 2006 | Converting to Preliminary Data Sheet.<br>Removed 'Proprietary and Confidential'<br>footer. | | А | 141210 | - | July 2006 | New Document. | ## **Contents** | Features | 1 | |---------------------------------------------------------------|----| | Applications | 1 | | Description | 1 | | Revision History | 3 | | 1. Pin Out | 5 | | 1.1 GS1575B Pin Assignment | 5 | | 1.2 GS9075B Pin Assignment | 6 | | 1.3 Pin Descriptions | 7 | | 2. Electrical Characteristics | 10 | | 2.1 Absolute Maximum Ratings | 10 | | 2.2 DC Electrical Characteristics | 10 | | 2.3 AC Electrical Characteristics | 11 | | 3. Input / Output Circuits | 13 | | 4. Detailed Description | 16 | | 4.1 Slew Rate Phase Lock Loop (S-PLL) | 16 | | 4.2 VCO | 17 | | 4.3 Charge Pump | 17 | | 4.4 Frequency Acquisition Loop — The Phase-Frequency Detector | 18 | | 4.5 Phase Acquisition Loop — The Phase Detector | 18 | | 4.6 4:1 Input Mux | 19 | | 4.7 Automatic and Manual Data Rate Selection | 19 | | 4.8 Bypass Mode | 20 | | 4.9 DVB-ASI Operation | 21 | | 4.10 Lock and LOS Indicators | 21 | | 4.11 Output Drivers and Serial Clock Outputs | 22 | | 4.12 Output Mute | 22 | | 5. Typical Application Circuits | 23 | | 6. Package & Ordering Information | 25 | | 6.1 Package Dimensions | 25 | | 6.2 Recommended PCB Footprint | 26 | | 5.3 Packaging Data | . 26 | |----------------------------|------| | 6.4 Solder Reflow Profiles | 27 | | 5.5 Ordering Information | . 28 | # 1. Pin Out ## 1.1 GS1575B Pin Assignment Figure 1-1: 64-Pin QFN ## 1.2 GS9075B Pin Assignment Figure 1-2: 64-Pin QFN # **1.3 Pin Descriptions** **Table 1-1: Pin Descriptions** | Pin Number | Name | Туре | Description | | | | | |------------------------------------|--------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------|--|--| | 1, 3 | DDI0, DDI0 | Input | Serial digital different | ial input 0. | | | | | 2 | DDI0_VTT | Passive | Center tap of two 50 $\Omega$ on-chip termination resistors between DDI0 and $\overline{\text{DDI0}}$ . | | | | | | 4, 8, 12,16, 32,<br>37, 43, 49, 64 | GND | Passive | Recommended connect to GND. | | | | | | 5, 7 | DDI1,DDI1 | Input | Serial digital different | ial input 1. | | | | | 6 | DDI1_VTT | Passive | Center tap of two 500 DDI1. | 2 on-chip termination resis | stors between DDI1 and | | | | 9, 11 | DDI2, DDI2 | Input | Serial digital different | ial input 2. | | | | | 10 | DDI2_VTT | Passive | Center tap of two 500 DDI2. | Center tap of two 50 $\Omega$ on-chip termination resistors between DDI2 and $\overline{\text{DDI2}}$ . | | | | | 13, 15 | DDI3, DDI3 | Input | Serial digital different | ial input 3. | | | | | 14 | DDI3_VTT | Passive | Center tap of two 50 $\Omega$ on-chip termination resistors between DDI3 and DDI3. | | | | | | 17, 18 | DDI_SEL[1:0] | Logic Input | Serial digital input select. | | | | | | | | | DDI_SEL1 | DDI_SEL0 | INPUT SELECTED | | | | | | | 0 | 0 | DDI0 | | | | | | | 0 | 1 | DDI1 | | | | | | | 1 | 0 | DDI2 | | | | | | | 1 | 1 | DDI3 | | | | 19 | BYPASS | Logic Input | Bypass the reclocker st<br>When BYPASS is HIGH | tage.<br>, it overwrites the AUTOB | YPASS setting. | | | | 20 | AUTOBYPASS | Logic Input | Automatically bypasse<br>This pin is ignored wh | es the reclocker stage whe<br>en BYPASS is HIGH. | n the PLL is not locked | | | | 21 | AUTO/MAN | Logic Input | Auto/Manual select. When set HIGH, the standard is automatically detected from the input data rate. When set LOW, the user must program the input standard using the SS[2:0] pins. | | | | | | 22 | VCC_VCO | Power | Most positive power s<br>Connect to 3.3V. | upply connection for the i | nternal VCO section. | | | | 23 | VEE_VCO | Power | Most negative power Connect to GND. | supply connection for the | internal VCO section. | | | Table 1-1: Pin Descriptions (Continued) | Pin Number | Name | Туре | Description | | | | | | |------------|-------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------|-----------------------------------------------------------------|--|--| | 24, 25, 26 | SS[2:0] | Bi-directional | When AUTO/MAN is HIGH, SS[0:2] are outputs, displaying the data rate to which the PLL has locked. When AUTO/MAN is LOW, SS[0:2] are inputs, forcing the PLL to lock only to a selected data rate | | | | | | | | | | | | | | | | | | | | SS2 | SS1 | SSO | DATA RATE<br>SELECTED/FORCED (Mb/s) | | | | | | | 0 | 0 | 0 | 143 | | | | | | | 0 | 0 | 1 | 177 | | | | | | | 0 | 1 | 0 | 270 | | | | | | | 0 | 1 | 1 | 360 | | | | | | | 1 | 0 | 0 | 540 | | | | | | | 1 | 0 | 1 | 1483.5/1485 | | | | 27 | ASI/ <del>177</del> | Logic Input | When set HIGH, the device disables the 177Mb/s data rate in the data rate detection circuit. This prevents a false lock to 177Mb/s when using DVB-A When set LOW, 177Mb/s lock is possible, however, if a 270Mb/s ASI signal applied, the device could false lock to the 177MHz signal. | | | | | | | 28 | LOCKED | Output | Lock Detect. | | | | | | | | | | This pin is set HIGH by the device when the PLL is locked. | | | | | | | 29 | 29 LOS Output | | | Loss of Signal. | | | | | | | | | | n there are no t<br>ndicators on pa | | the active DDI[3:0] input. See | | | | 30 | VCC_DIG | Power | Most positive power supply connection for the internal glue logic. | | | | | | | | | | Connect to 3.3 | V. | | | | | | 31 | VEE_DIG | Power | Most negative<br>Connect to GN | | connection for | the internal glue logic. | | | | 33 | SD/HD<br>(GS1575B only) | Output | 1.485Gbps or 1 | | s, or when a no | nen the reclocker has locked to<br>on-SMPTE standard is applied | | | | | | | | IGH when the r<br>Mbps, or 540Mb | | ocked to 143Mbps, 177Mbps, | | | | 33 | SD<br>(GS9075B only) | Output | | go HIGH when<br>e LOW otherwi | | has locked to the input SD | | | | 34 | KBB | Analog Input | Controls the lo | op bandwidth | of the PLL. | | | | | | | | Leave this pin | floating for ser | al reclocking a | applications. | | | | 35 | SCO_ENABLE | Power | Serial clock ou | tput enable. | | | | | | | | | Connect to VCo<br>the serial clock | | serial clock ou | tput. Connect to GND to disabl | | | | | | | NOTE: This is n | ot a TTL signal | input. | | | | | 36 | DDO_MUTE | Logic Input | Mutes the DD0 | D/DDO outputs | This option is | not available in bypass mode. | | | Table 1-1: Pin Descriptions (Continued) | Pin Number | Name | Туре | Description | |-----------------|-------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 38, 40 | sco, sco | Output | Serial clock output. When SCO_ENABLE is set HIGH, a serial digital differential clock will be presented to the application layer at the selected data rate. | | 39, 45, 54 - 59 | NC | No Connect | Not connected internally. | | 41 | VCC_SCO | Power | Most positive power supply connection for the SCO/SCO output driver. Connect to 3.3V. | | 42 | VEE_SCO | Power | Most negative power supply connection for the SCO/SCO output driver. Connect to GND. | | 43 | GND_DRV | Passive | Recommended connect to GND. | | 44, 46 | DDO, DDO | Output | Differential Serial Digital Outputs. | | 47 | VCC_DDO | Power | Most positive power supply connection for the DDO/DDO output driver. Connect to 3.3V. | | 48 | VEE_DDO | Power | Most negative power supply connection for the DDO/DDO output driver. Connect to GND. | | 50, 51 | XTAL_OUT+,<br>XTAL_OUT- | Output | Differential outputs of the reference oscillator used for monitoring or test purposes. | | 52, 53 | XTAL+, XTAL- | Input | Reference crystal input. Connect to the GO1535 as shown in the Typical Application Circuits on page 23. | | 60 | VEE_CP | Power | Most negative power supply connection for the internal charge pump. Connect to GND. | | 61 | VCC_CP | Power | Most positive power supply connection for the internal charge pump. Connect to 3.3V. | | 62, 63 | LF+, LF- | Passive | Loop filter capacitor connection. Connect as shown in the Typical Application Circuits on page 23. | | - | Center Pad | - | Ground pad on bottom of package. Solder to main ground plane following recommendations under Recommended PCB Footprint on page 26. | # 2. Electrical Characteristics # 2.1 Absolute Maximum Ratings | Parameter | Value | |-----------------------------|--------------------------------| | Supply Voltage | +3.6 V <sub>DC</sub> | | Input Voltage | Vcc + 0.5V | | Operating Temperature Range | 0°C to 70°C | | Storage Temperature Range | -50°C < T <sub>s</sub> < 125°C | | Input ESD Voltage | 1kV | | Solder Reflow Temperature | 260°C | ### 2.2 DC Electrical Characteristics **Table 2-1: DC Electrical Characteristics** $V_{CC}$ = 3.3V, $T_A$ = 0°C to 70°C, unless otherwise shown | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |---------------------------------------------------------------------|-----------------|---------------------------------------|-------|-----|-------|-------| | Supply Voltage | V <sub>CC</sub> | Operating Range | 3.135 | 3.3 | 3.465 | V | | Supply Current | I <sub>CC</sub> | SCO enabled,<br>T <sub>A</sub> =25°C | - | 215 | 260 | mA | | | I <sub>CC</sub> | SCO disabled,<br>T <sub>A</sub> =25°C | - | 195 | 230 | mA | | Power Consumption | - | SCO enabled,<br>T <sub>A</sub> =25°C | - | 710 | - | mW | | | _ | SCO disabled,<br>T <sub>A</sub> =25°C | - | 645 | - | mW | | Logic Inputs | V <sub>IH</sub> | High | 2.0 | - | _ | V | | DDI_SEL[1:0], BYPASS,<br>AUTOBYPASS, AUTO/MAN, ASI/177,<br>DDO_MUTE | V <sub>IL</sub> | Low | - | - | 0.8 | V | | Logic Outputs | V <sub>OH</sub> | 250uA Load | 2.8 | - | - | V | | SD/HD, LOCKED, LOS | V <sub>OL</sub> | 250uA Load | - | - | 0.5 | V | | Bi-Directional Pins (Manual Mode) | V <sub>IH</sub> | High | 2.0 | - | - | V | | $SS[2:0], AUTO/\overline{MAN} = 0$ | V <sub>IL</sub> | Low | - | - | 0.8 | V | ### **Table 2-1: DC Electrical Characteristics (Continued)** $V_{CC}$ = 3.3V, $T_A$ = 0°C to 70°C, unless otherwise shown | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |-------------------------------------------|-----------------|-------------------------------|---------------------------------|----------------------------------------|-----------------------------------------|-------| | Bi-Directional Pins (Auto Mode) | V <sub>OH</sub> | High, 250uA Load | 2.8 | - | - | V | | $SS[2:0], AUTO/\overline{MAN} = 1$ | V <sub>OL</sub> | Low, 250uA Load | - | - | 0.5 | V | | XTAL_OUT+, XTAL_OUT- | V <sub>OH</sub> | High | - | V <sub>CC</sub> | - | V | | | V <sub>OL</sub> | Low | - | V <sub>CC</sub> - 0.285 | - | V | | SCO_ENABLE | - | 1.5mA of current<br>delivered | V <sub>CC</sub> - 0.165 | - | V <sub>CC</sub> + 0.165 | V | | Serial Input Voltage | _ | Common Mode | 1.65 +<br>(V <sub>SID</sub> /2) | - | V <sub>CC</sub> - (V <sub>SID</sub> /2) | V | | Serial Output Voltage<br>SDO/SDO, SCO/SCO | - | Common Mode | - | V <sub>CC</sub> - (V <sub>OD</sub> /2) | - | V | ### 2.3 AC Electrical Characteristics ### **Table 2-2: AC Electrical Characteristics** $V_{CC}$ = 3.3V, $T_A$ = 0°C to 70°C, unless otherwise shown | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |--------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------|------|------|------|-------------------| | Serial Input Data Rate | - | GS1575B | 143 | - | 1485 | Mb/s | | | - | GS9075B | 143 | - | 540 | Mb/s | | Serial Input Jitter Tolerance | - | Worst case modulation (e.g. square wave modulation) 143, 270, 360, 1485 Mb/s | 0.8 | - | - | UI | | PLL Lock Time - Asynchronous | t <sub>ALOCK</sub> | - | _ | - | 10 | ms | | PLL Lock Time - Synchronous | t <sub>SLOCK</sub> | C <sub>LF</sub> =47nF, SD/HD=0 | _ | - | 10 | us | | | t <sub>SLOCK</sub> | C <sub>LF</sub> =47nF, SD/HD=1 | _ | - | 39 | us | | Serial Output Rise/Fall Time<br>SDO/SDO and SCO/SCO | t <sub>rSDO</sub> ,t <sub>rSCO</sub> | 50 $\Omega$ load (on chip) | _ | 114 | - | ps | | (20% - 80%) | t <sub>fSDO</sub> ,t <sub>fSCO</sub> | 50 $\Omega$ load (on chip) | _ | 106 | - | ps | | Serial Digital Input Signal<br>Swing | V <sub>SID</sub> | Differential with internal $100\Omega$ input termination See Figure 2-1 | 100 | - | 800 | $mV_{p-p}$ | | Serial Digital Output Signal<br>Swing<br>SDO/SDO and SCO/SCO | V <sub>OD</sub> | 100 $\Omega$ load differential See Figure 2-2 | 1400 | 1600 | 2200 | mV <sub>p-p</sub> | ### **Table 2-2: AC Electrical Characteristics (Continued)** $V_{CC}$ = 3.3V, $T_A$ = 0°C to 70°C, unless otherwise shown | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |--------------------------------------------------------------|--------------------|-------------------------------------------|-----|------|------|-------| | Serial Output Jitter | t <sub>OJ</sub> | 143 Mb/s | - | 0.02 | _ | UI | | SDO/SDO and SCO/SCO KBB = Float | t <sub>OJ</sub> | 177 Mb/s | - | 0.02 | _ | UI | | PRN, 2 <sup>23</sup> -1 | t <sub>OJ</sub> | 270 Mb/s | - | 0.02 | 0.09 | UI | | Measurement is output jitter that includes input jitter from | t <sub>OJ</sub> | 360 Mb/s | - | 0.03 | _ | UI | | BERT. | t <sub>OJ</sub> | 540 Mb/s | - | 0.03 | 0.09 | UI | | - | t <sub>OJ</sub> | 1485 Mb/s (GS1575B only) | - | 0.06 | 0.13 | UI | | | t <sub>OJ</sub> | Bypass | - | 0.06 | 0.13 | UI | | Loop Bandwidth | BW <sub>LOOP</sub> | 1.485 Gb/s, KBB = FLOAT<br>(GS1575B only) | - | 1.75 | - | MHz | | | BW <sub>LOOP</sub> | 1.485 Gb/s, KBB = GND,<br><0.1dB Peaking | - | 3.2 | - | MHz | | | | (GS1575B only) | | | | | | | BW <sub>LOOP</sub> | 270 Mb/s, KBB = FLOAT | - | 520 | - | KHz | | | BW <sub>LOOP</sub> | 270 Mb/s, KBB = GND | _ | 1000 | - | KHz | Figure 2-1: Serial Digital Input Signal Swing Figure 2-2: Serial Digital Output Signal Swing # 3. Input / Output Circuits Figure 3-1: TTL Inputs Figure 3-2: Loop Filter Figure 3-3: Crystal Input Figure 3-4: Crystal Output Buffer Figure 3-5: Serial Data Outputs, Serial Clock Outputs Figure 3-6: KBB Figure 3-7: Indicator Outputs: SD/HD, LOCKED, LOS Figure 3-8: Standard Select/Indication Bi-directional Pins Figure 3-9: Serial Data Inputs # 4. Detailed Description The GS1575B/9075B is a Multi-Rate Serial Digital Reclocker designed to automatically recover the embedded clock from a digital video signal and re-time the incoming video data. The GS1575B will recover the embedded clock signal and re-time the data from a SMPTE 292M, SMPTE 259M or SMPTE 344M compliant digital video signal. The GS9075B will recover the embedded clock signal and re-time the data from a SMPTE 259M or SMPTE 344M compliant digital video signal. Using the functional block diagram (page 2) as a guide, Slew Rate Phase Lock Loop (S-PLL) on page 16 to Output Mute on page 22 describes each aspect of the GS1575B/9075B in detail. ### 4.1 Slew Rate Phase Lock Loop (S-PLL) The term "slew" refers to the output phase of the PLL in response to a step change at the input. Linear PLLs have an output phase response characterized by an exponential response whereas an S-PLL's output is a ramp response (see Figure 4-1). Because of this non-linear response characteristic, traditional small signal analysis is not possible with an S-PLL. Figure 4-1: PLL Characteristics The S-PLL offers several advantages over the linear PLL. The Loop Bandwidth of an S-PLL is independent of the transition density of the input data. Pseudo-random data has a transition density of 0.5 verses a pathological signal which has a transition density of 0.05. The loop bandwidth of a linear PLL will change proportionally with this change in transition density. With an S-PLL, the loop bandwidth is defined by the jitter at the data input. This translates to infinite loop bandwidth with a zero jitter input signal. This allows the loop to correct for small variations in the input jitter quickly, resulting in very low output jitter. The loop bandwidth of the GS1575B/9075B's PLL is defined at 0.2UI of input jitter. The PLL consists of two acquisition loops. First is the Frequency Acquisition (FA) loop. This loop is active when the device is not locked and is used to achieve lock to the supported data rates. Second is the phase acquisition (PA) loop. Once locked, the PA loop tracks the incoming data and makes phased corrections to produce a re-clocked output. ### 4.2 VCO The internal VCO of the GS1575B/9075B is a ring oscillator. It is trimmed at the time of manufacture to capture all data rates over temperature and operation voltage ranges. Integrated into the VCO is a series of programmable dividers used to achieve all serial data rates, as well as additional dividers for the frequency acquisition loop. ### 4.3 Charge Pump A common charge pump is used for the PLL of the GS1575B/9075B. During frequency acquisition, the charge pump has two states, "pump-up" and "pump-down," which is produced by a leading or lagging phase difference between the input and the VCO frequency. During phase acquisition, there are two levels of "pump-up" and two levels of "pump down" produced for leading and lagging phase difference between the input and VCO frequency. This is to allow for greater precision of VCO control. The charge pump produces these signals by holding the integrated frequency information on the external loop-filter capacitor, $C_{LF}$ . The instantaneous frequency information is the result of the current flowing through an internal resistor connected to the loop-filter capacitor. ### 4.4 Frequency Acquisition Loop — The Phase-Frequency Detector An external crystal of 14.140 MHz is used as a reference to keep the VCO centered at the last known data rate. This allows the device to achieve a fast synchronous lock, especially in cases where a known data rate is interrupted. The crystal reference is also used to clock internal timers and counters. To keep the optimal performance of the reclocker over all operating conditions, the crystal frequency must be 14.140 MHz, +/-50ppm. The GO1535 meets this specification and is available from GENNUM. The VCO is divided by a selected ratio which is dependant on the input data rate. The resultant is then compared to the crystal frequency. If the divided VCO frequency and the crystal frequency are within 1% of each other, the PLL is considered to be locked to the input data rate. ### 4.5 Phase Acquisition Loop — The Phase Detector The phase detector is a digital quadrature phase detector. It indicates whether the input data is leading or lagging with respect to a clock that is in phase with the VCO (I-clk) and a quadrature clock (Q-clk). When the phase acquisition loop (PA loop) is locked, the input data transition is aligned to the falling edge of I-clk and the output data is re-timed on the rising edge of I-clk. During high input jitter conditions (>0.25UI), Q-clk will sample a different value than I-clk. In this condition, two extra phase correction signals will be generated which instructs the charge pump to create larger frequency corrections for the VCO. Figure 4-2: Phase Detector Characteristics When the PA loop is active, the crystal frequency and the incoming data rate are compared. If the resultant is more that 2%, the PLL is considered to be unlocked and the system jumps to the FA loop. ### 4.6 4:1 Input Mux The 4:1 input mux allows the connection of four independent streams of video/data. There are four differential inputs (DDI[3:0] and $\overline{DDI[3:0]}$ ). The active channel can be selected via the DDI\_SEL[1:0] pins. Table 4-1 shows the input selected for a given state at DDI\_SEL[1:0]. **Table 4-1: Bit Pattern for Input Select** | DDI_SEL[1:0] | Selected Input | |--------------|----------------| | 00 | DDI0 | | 01 | DDI1 | | 10 | DDI2 | | 11 | DDI3 | The DDI inputs are designed to be DC interfaced with the output of the GS1524A/9064A Cable Equalizer. There are on chip $50\Omega$ termination resistors which come to a common point at the DDI\_VT pins. Connect a 10nF capacitor to this pin and connect the other end of the capacitor to ground. This terminates the transmission line at the inputs for optimum performance. If only one input pair is used, connect the unused positive inputs to +3.3V and leave the unused negative inputs floating. This helps to eliminate crosstalk from potential noise that would couple to the unused input pair. ### 4.7 Automatic and Manual Data Rate Selection The GS1575B/9075B can be configured to manually lock to a specific data rate or automatically search for and lock to the incoming data rate. The AUTO/MAN pin selects automatic data rate detection mode (Auto mode) when HIGH and manual data rate selection mode (Manual mode) when LOW. In Auto mode, the SS[2:0] bi-directional pins become outputs and the bit pattern indicates the data rate that the PLL is locked to (or previously locked to). The "search algorithm" cycles through the data rates and starts over if that data rate is not found (see Figure 4-3). Figure 4-3: Data Rate Search Pattern In Manual mode, the SS[2:0] pins become inputs and the data rate can be programmed by the application layer. In this mode, the search algorithm is disabled and the PLL will only lock to the data rate selected. Table 4-2 shows the SS[2:0] pin settings for either the data rate selected (in Manual mode) or the data rate that the PLL has locked to (in Auto mode). Table 4-2: Data Rate Indication/Selection Bit Pattern | SS[2:0] | Data Rate (Mb/s) | |---------|------------------| | 000 | 143 | | 001 | 177 | | 010 | 270 | | 011 | 360 | | 100 | 540 | | 101* | 1485/1483.5 | <sup>\*</sup> This setting only applies to the GS1575B. For the GS9075B, when AUTO $\sqrt{MAN}$ is LOW, the pin settings SS[0:2] = 101 will be ignored by the device. ### 4.8 Bypass Mode In Bypass mode, the GS1575B/9075B passes the data at the inputs directly to the outputs. There are two pins that control the bypass function: BYPASS and AUTOBYPASS. When BYPASS is set HIGH by the application layer, the GS1575B/9075B will be in Bypass mode. When AUTOBYPASS is set HIGH by the application layer, the GS1575B/9075B will be configured to enter Bypass mode only when the PLL has not locked to a data rate. When BYPASS is set HIGH, AUTOBYPASS will be ignored. When the PLL is not locked, and both BYPASS and AUTOBYPASS are set LOW, the serial digital output $\overline{DDO}/\overline{DDO}$ will produce invalid data. ### 4.9 DVB-ASI Operation The GS1575B/9075B will also re-clock DVB-ASI at 270 Mb/s. When reclocking DVB-ASI data set the ASI/177 pin HIGH to prevent a false lock to 177Mb/s. If ASI/177 is not set HIGH, a false lock may occur since there is a harmonic present in idle patterns (K28.5) which is very close the 177 Mb/s data rate (EIC 1179). Note that setting the ASI/177 pin HIGH will disable the 177 Mb/s search when the device is in Auto mode, consequently the GS1575B/9075B will not lock to that data rate. ### 4.10 Lock and LOS Indicators The LOCKED signal is an active high output which indicates when the PLL is locked. The internal lock logic of the GS1575B/9075B includes a system which monitors the Frequency Acquisition Loop and the Phase Acquisition Loop as well as a monitor to detect harmonic lock. The LOS (Loss of Signal) output is an active HIGH output which indicates the absence of data transitions at the DDIx input. In order for this output to be asserted, transitions must not be present for a period of typically 5.14 us. After this output has been asserted, LOS will deassert typically 5.14 us after the appearance of a transition at the DDIx input. This timing relationship is shown in Figure 4-4: Figure 4-4: LOS signal timing NOTE: LOS is sensitive to transitions appearing at the input, and does not distinguish between transitions caused by input data, and transitions due to noise. ### **4.11 Output Drivers and Serial Clock Outputs** The device's serial digital data outputs (DDO/ $\overline{DDO}$ ) have a nominal voltage of 800mv single ended or 1600mV differential when terminated into a 50 $\Omega$ load. The GS1575B/9075B may also be configured to output a serial clock at the data output rate. The internal serial clock output block is powered via the SCO\_ENABLE pin. When SCO\_ENABLE is connected to VCC, a differential serial clock output will be present on SCO/SCO. Otherwise, when SCO\_ENABLE is connected to GND, the clock output block will be powered down and the device will have reduced power consumption. NOTE: The SCO\_ENABLE signal should have a 1.5mA drive strength to maintain a supply voltage of 3.3 +/- 0.165V. Clock and data alignment is shown in Figure 4-5. Figure 4-5: Clock and Data Alignment ### 4.12 Output Mute The DDO\_MUTE pin is provided to allow muting of the re-timed output. When the PLL is locked and the device is reclocking, setting $\overline{DDO}\_MUTE = LOW$ will force the serial digital outputs $\overline{DDO}/\overline{DDO}$ to mute. However, if the GS1575B/9075B is in Bypass mode, (AUTOBYPASS = HIGH and/or BYPASS = HIGH), $\overline{DDO}\_MUTE$ will have no effect on the output. # **5. Typical Application Circuits** Note: All resistors in ohms and all capacitors in Farads. Figure 5-1: GS1575B Typical Application Circuit Note: All resistors in ohms and all capacitors in Farads. Figure 5-2: GS9075B Typical Application Circuit # **6. Package & Ordering Information** # **6.1 Package Dimensions** ALL DIMENSIONS IN MM # **6.2 Recommended PCB Footprint** The center pad of the PCB footprint should be connected to the ground plane by a minimum of 36 vias. NOTE: Suggested dimensions only. Final dimensions should conform to customer design rules and process optimizations. ## **6.3 Packaging Data** | Parameter | Value | |--------------------------------------------------------------------------------|----------------------| | Package Type | 9mm x 9mm 64-pin QFN | | Moisture Sensitivity Level | 3 | | Junction to Case Thermal Resistance, $ heta_{ extstyle{j-c}}$ | 9.1°C/W | | Junction to Air Thermal Resistance, $ \theta_{ extsf{J-a}} $ (at zero airflow) | 21.5°C/W | | Psi, \( \mathcal{V} \) | 0.2°C/W | | Pb-free and RoHS Compliant | Yes | ### **6.4 Solder Reflow Profiles** The device is manufactured with Matte-Sn terminations and is compatible with both standard eutectic and Pb-free solder reflow profiles. MSL qualification was performed using the maximum Pb-free solder reflow profile shown in Figure 6-1. The recommended standard Pb solder reflow profile is shown in Figure 6-2. Figure 6-1: Maximum Pb-free Solder Reflow Profile (Preferred) Figure 6-2: Standard Pb Solder Reflow Profile ### **6.5 Ordering Information** | | Part Number | Package | Temperature Range | |---------|-------------|--------------------|-------------------| | GS1575B | GS1575BCNE3 | Pb-free 64-pin QFN | 0°C to 70°C | | GS9075B | GS9075BCNE3 | Pb-free 64-pin QFN | 0°C to 70°C | #### **DOCUMENT IDENTIFICATION DATA SHEET** The product is in production. Gennum reserves the right to make changes to the product at any time without notice to improve reliability, function or design, in order to provide the best product possible. #### **CAUTION** Phone: +1 (905) 632-2996 E-mail: corporate@gennum.com **ELECTROSTATIC SENSITIVE DEVICES** DO NOT OPEN PACKAGES OR HANDLE EXCEPT AT A STATIC-FREE WORKSTATION ### **GENNUM CORPORATE HEADQUARTERS** 4281 Harvester Road, Burlington, Ontario L7L 5M4 Canada 232 Herzberg Road, Suite 101 Kanata, Ontario K2K 2A1 Canada Phone: +1 (613) 270-0458 Fax: +1 (613) 270-0429 #### CALGARY **OTTAWA** 3553 - 31st St. N.W., Suite 210 Calgary, Alberta T2L 2K7 Phone: +1 (403) 284-2672 #### **UNITED KINGDOM** North Building, Walden Court Parsonage Lane, Bishop's Stortford Hertfordshire, CM23 5DB United Kingdom Phone: +44 1279 714170 Fax: +44 1279 714171 #### INDIA #208(A), Nirmala Plaza, Airport Road, Forest Park Square Bhubaneswar 751009 Phone: +91 (674) 653-4815 Fax: +91 (674) 259-5733 #### **SNOWBUSH IP - A DIVISION OF GENNUM** 439 University Ave. Suite 1700 Toronto, Ontario M5G 1Y8 Phone: +1 (416) 925-5643 Fax: +1 (416) 925-0581 E-mail: sales@snowbush.com Web Site: http://www.snowbush.com #### MEXICO 288-A Paseo de Maravillas Jesus Ma., Aquascalientes Mexico 20900 Phone: +1 (416) 848-0328 #### JAPAN KK Shinjuku Green Tower Building 27F 6-14-1, Nishi Shinjuku Shinjuku-ku, Tokyo, 160-0023 Japan Phone: +81 (03) 3349-5501 Fax: +81 (03) 3349-5505 E-mail: gennum-japan@gennum.com Web Site: http://www.gennum.co.jp 6F-4, No.51, Sec.2, Keelung Rd. Sinyi District, Taipei City 11502 Taiwan R.O.C. Phone: (886) 2-8732-8879 Fax: (886) 2-8732-8870 E-mail: gennum-taiwan@gennum.com Hainbuchenstraße 2 80935 Muenchen (Munich), Germany Fax: +1 (905) 632-2055 www.gennum.com Phone: +49-89-35831696 Fax: +49-89-35804653 E-mail: gennum-germany@gennum.com #### **NORTH AMERICA WESTERN REGION** **Bayshore Plaza** 2107 N 1st Street, Suite #300 San Jose, CA 95131 **United States** Phone: +1 (408) 392-9454 Fax: +1 (408) 392-9427 E-mail: naw\_sales@gennum.com #### **NORTH AMERICA EASTERN REGION** 4281 Harvester Road Burlington, Ontario L7L 5M4 Canada Phone: +1 (905) 632-2996 Fax: +1 (905) 632-2055 E-mail: nae\_sales@gennum.com 8F Jinnex Lakeview Bldg 65-2, Bangidong, Songpagu Seoul, Korea 138-828 Phone: +82-2-414-2991 Fax: +82-2-414-2998 E-mail: gennum-korea@gennum.com Gennum Corporation assumes no liability for any errors or omissions in this document, or for the use of the circuits or devices described herein. The sale of the circuit or device described herein does not imply any patent license, and Gennum makes no representation that the circuit or device is free from patent infringement. All other trademarks mentioned are the properties of their respective owners. GENNUM and the Gennum logo are registered trademarks of Gennum Corporation. © Copyright 2006 Gennum Corporation. All rights reserved. www.gennum.com