July 2004 FN9024.2 # VRM8.5 Dual PWM and Dual Linear Power System Controller The ISL6523 provides the power control and protection for four output voltages in high-performance microprocessor and computer applications. The IC integrates two PWM controllers and two linear controllers, as well as the monitoring and protection functions into a 28-pin SOIC package. One PWM controller regulates the microprocessor core voltage with a synchronous-rectified buck converter. The second PWM controller supplies the computer system's AGTL+ 1.2V bus power with a standard buck converter. The linear controllers regulate power for the 1.5V AGP bus and the 1.8V power for the chipset core voltage and/or cache memory circuits. The ISL6523 includes an Intel VRM8.5 compatible, TTL 5-input digital-to-analog converter (DAC) that adjusts the microprocessor core-targeted PWM output voltage from 1.050V to 1.825V in 25mV steps. The precision reference and voltage-mode control provide $\pm 1\%$ static regulation. The second PWM controller's output provides a voltage level of 1.2V with $\pm 3\%$ accuracy. The linear regulators use external N-channel MOSFETs or bipolar NPN pass transistors to provide fixed output voltages of 1.5V $\pm 3\%$ (VOUT3) and 1.8V $\pm 3\%$ (VOUT4). The ISL6523 monitors all the output voltages. A delayedrising VTT (standard buck output) Power Good signal is issued before the core PWM starts to ramp up. Another system Power Good signal is issued when the core is within $\pm 10\%$ of the DAC setting and all other outputs are above their under- voltage levels. Additional built-in overvoltage protection for the core output uses the lower MOSFET to prevent output voltages above 115% of the DAC setting. The PWM controllers' overcurrent function monitors the output current by using the voltage drop across the upper MOSFET's $r_{\text{DS}(\text{ON})}$ , eliminating the need for a current sensing resistor. # Ordering Information | PART NUMBER | TEMP.<br>RANGE (°C) | PACKAGE | PKG.<br>DWG.# | |--------------------------|---------------------|-------------------------|---------------| | ISL6523CB | 0 to 70 | 28 Ld SOIC | M28.3 | | ISL6523CBZ<br>(See Note) | 0 to 70 | 28 Ld SOIC<br>(Pb-free) | M28.3 | | ISL6523EVAL1 | Evaluation Boa | ard | | \*Add "-T" suffix to part number for tape and reel packaging. NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which is compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J Std-020B. #### **Features** - · Provides 4 Regulated Voltages - Microprocessor Core, AGTL+ Bus, AGP Bus Power, and North/South Bridge Core - Drives N-Channel MOSFETs - Linear Regulator Drives Compatible with both MOSFET and Bipolar Series Pass Transistors - · Simple Single-Loop Control Designs - Voltage-Mode PWM Control - · Fast PWM Converter Transient Response - High-Bandwidth Error Amplifiers - Full 0% to 100% Duty Ratios - Excellent Output Voltage Regulation - Core PWM Output . . . . . . . . ±1% Over Temperature - All Other Outputs . . . . . . . . . ±3% Over Temperature - VRM8.5 TTL-Compatible 5-Bit DAC Microprocessor Core Output Voltage Selection - Wide Range . . . . . . . . . . . . . . . . 1.050V to 1.825V - · Power-Good Output Voltage Monitors - Separate delayed VTT Power Good - · Overcurrent Fault Monitors - Switching Regulators Do Not Require Extra Current Sensing Elements, Use MOSFET's r<sub>DS(ON)</sub> - · Small Converter Size - Constant Frequency Operation - 200kHz Internal Oscillator - · Pb-free available # **Applications** · Motherboard Power Regulation for Computers #### **Pinout** $\sim$ FIGURE 1. BLOCK DIAGRAM FIGURE 2. SIMPLIFIED POWER SYSTEM DIAGRAM FIGURE 3. TYPICAL APPLICATION # **Absolute Maximum Ratings** | Supply Voltage, V <sub>CC</sub> | +15V | |-----------------------------------|-------------------------------| | PGOOD, RT/FAULT, DRIVE, PHASE, ar | nd | | GATE Voltage | GND - 0.3V to $V_{CC}$ + 0.3V | | Input, Output or I/O Voltage | GND -0.3V to 7V | | ESD Classification | Class 1 | # **Recommended Operating Conditions** | Supply Voltage, V <sub>CC</sub> | +12V ±10% | |---------------------------------|---------------| | Ambient Temperature Range | . 0°C to 70°C | | Junction Temperature Range | | #### **Thermal Information** | Thermal Resistance (Typical, Note 1) | $\theta_{JA}$ (°C/W) | |------------------------------------------------|----------------------------------------| | SOIC Package | 70 | | Maximum Junction Temperature (Plastic Package) | 150 <sup>o</sup> C | | Maximum Storage Temperature Range65 | 5 <sup>0</sup> C to 150 <sup>0</sup> C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (SOIC - Lead Tips Only) | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. 1. $\theta_{JA}$ is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for **Electrical Specifications** Recommended Operating Conditions, Unless Otherwise Noted. Refer to Figures 1, 2 and 3 | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------|---------------------------------------|---------------------------------------------------------------|----------|------|------|------------------| | VCC SUPPLY CURRENT | <u>'</u> | | | | | | | Nominal Supply Current | Icc | UGATE1, LGATE1, UGATE2, DRIVE3, and DRIVE4 Open | - | 9 | - | mA | | POWER-ON RESET | | 1 | | 1 | | | | Rising VCC Threshold | | | - | - | 10.4 | V | | Falling VCC Threshold | | | 8.2 | - | - | V | | Rising VAUX Threshold | | | - | 2.5 | - | V | | VAUX Threshold Hysteresis | | | - | 0.5 | - | V | | Rising V <sub>OCSET1</sub> Threshold | | | - | 1.26 | - | V | | OSCILLATOR | | | <u> </u> | | | | | Free Running Frequency | Fosc | | 185 | 200 | 215 | kHz | | Ramp Amplitude | ΔV <sub>OSC</sub> | | - | 1.9 | - | V <sub>P-P</sub> | | DAC AND STANDARD BUCK REGULAT | OR REFERENC | E | <u> </u> | | | | | DAC (VID25-VID3) Input Low Voltage | | | | | 0.8 | V | | DAC (VID25-VID3) Input High Voltage | | | 2.0 | | | V | | DACOUT Voltage Accuracy | | | -1.0 | - | +1.0 | % | | PWM2 Regulation Voltage | | | - | 1.2 | - | V | | PWM2 Regulation Voltage Tolerance | | | - | 3 | - | % | | 1.5V AND 1.8V LINEAR REGULATORS ( | V <sub>OUT3</sub> AND V <sub>OL</sub> | JT4) | <u> </u> | | | | | Regulation Tolerance | | | - | 3 | - | % | | VSEN3 Regulation Voltage | VREG <sub>3</sub> | | - | 1.5 | - | V | | VSEN4 Regulation Voltage | VREG <sub>4</sub> | | - | 1.8 | - | V | | VSEN3,4 Under-Voltage Level | VSEN3,4 <sub>UV</sub> | VSEN3,4 Rising | - | 75 | - | % | | VSEN3 Under-Voltage Hysteresis | | VSEN3 Falling | | 7 | | % | | Output Drive Current | | VAUX-V <sub>DRIVE3,4</sub> > 0.6V | 20 | 40 | - | mA | | SYNCHRONOUS PWM CONTROLLER E | RROR AMPLIFI | ER | | | | | | DC Gain | | Note 2 | - | 88 | - | dB | | Gain-Bandwidth Product | GBWP | Note 2 | - | 15 | - | MHz | | Slew Rate | SR | COMP1 = 10pF, Note 2 | - | 6 | - | V/μs | | PWM CONTROLLERS GATE DRIVERS | | | | | | | | UGATE1,2 Source | I <sub>UGATE</sub> | VCC = 12V, V <sub>UGATE1</sub> (or V <sub>UGATE2</sub> ) = 6V | - | 1 | - | Α | Electrical Specifications Recommended Operating Conditions, Unless Otherwise Noted. Refer to Figures 1, 2 and 3 (Continued) | PARAMETER | SYMBOL | OL TEST CONDITIONS | | TYP | MAX | UNITS | |-----------------------------------------|----------------------|-------------------------------------------|-----|------|-----|-------| | UGATE1,2 Sink | R <sub>UGATE</sub> | V <sub>GATE-PHASE</sub> = 1V | - | 1.7 | 3.5 | Ω | | LGATE Source | I <sub>LGATE</sub> | VCC = 12V, V <sub>LGATE1</sub> = 1V | - | 1 | - | Α | | LGATE Sink | R <sub>LGATE</sub> | V <sub>LGATE</sub> = 1V | - | 1.4 | 3.0 | Ω | | PROTECTION | | | • | • | • | | | OCSET1,2 Current Source | I <sub>OCSET</sub> | V <sub>OCSET</sub> = 4.5V <sub>DC</sub> | 170 | 200 | 230 | μΑ | | Soft-Start Current | I <sub>SS13,24</sub> | V <sub>SS13,24</sub> = 2.0V <sub>DC</sub> | - | 28 | - | μА | | POWER GOOD | | | * | • | | | | VSEN1 Upper Threshold<br>(VSEN1/DACOUT) | | VSEN1 Rising | 108 | - | 110 | % | | VSEN1 Under-Voltage<br>(VSEN1/DACOUT) | | VSEN1 Rising | 92 | - | 94 | % | | VSEN1 Hysteresis (VSEN1/DACOUT) | | VSEN1 Falling | - | 2 | - | % | | PGOOD Voltage Low | V <sub>PGOOD</sub> | I <sub>PGOOD</sub> = -4mA | - | - | 0.8 | V | | VSEN2 Under-Voltage | | VSEN2 Rising | | 1.00 | | V | | VSEN2 Hysteresis | | VSEN2 Falling | - | 60 | - | mV | | VTTPG Voltage Low | V <sub>VTTPG</sub> | I <sub>VTTPG</sub> = -4mA | - | - | 8.0 | ٧ | NOTE: # Typical Performance Curve FIGURE 4. BIAS SUPPLY CURRENT vs FREQUENCY # Functional Pin Descriptions # VCC (Pin 28) Provide a 12V bias supply for the IC to this pin. This pin also provides the gate bias charge for all the MOSFETs controlled by the IC. The voltage at this pin is monitored for Power-On Reset (POR) purposes. #### GND (Pin 17) Signal ground for the IC. All voltage levels are measured with respect to this pin. #### PGND (Pin 24) This is the power ground connection. Tie the synchronous PWM converter's lower MOSFET source to this pin. #### VAUX (Pin 16) Connect this pin to the ATX 3.3V output. The voltage present at this pin is monitored for sequencing purposes. This pin provides the necessary base bias for the NPN pass transistors, as well as the current sunk through the $5k\Omega$ VID pull-up resistors. #### SS13 (Pin 13) Connect a capacitor from this pin to ground. This capacitor, along with an internal $28\mu A$ current source, sets the soft-start interval of the synchronous switching converter ( $V_{OUT1}$ ) and the AGP regulator ( $V_{OUT3}$ ). A VTTPG high signal is also delayed by the time interval required by the charging of this capacitor from 0V to 1.25V (see Soft-Start details). #### SS24 (Pin 12) Connect a capacitor from this pin to ground. This capacitor, along with an internal $28\mu A$ current source, sets the soft-start interval of the standard buck converter. Pulling this pin below 0.8V induces a chip reset (POR) and shutdown. ### VTTPG (Pin 9) VTTPG is an open collector output used to indicate the status of the standard buck regulator output voltage. This pin is pulled low when the output is below the under-voltage threshold or when the SS13 pin is below 1.25V. <sup>2.</sup> Guaranteed by design #### PGOOD (Pin 8) PGOOD is an open collector output used to indicate the status of the output voltages. This pin is pulled low when the synchronous regulator output is not within $\pm 10\%$ of the DACOUT reference voltage or when any of the other outputs is below its under-voltage threshold. #### VID3, VID2, VID1, VID0, VID25 (Pins 3-7) VID3-25 are the TTL-compatible input pins to the 5-bit DAC. The logic states of these five pins program the internal voltage reference (DACOUT). The level of DACOUT sets the microprocessor core converter output voltage (V $_{\rm OUT1}$ ), as well as the corresponding PGOOD and OVP thresholds. Each VID pin is connected to the VAUX pin through a $5 {\rm k}\Omega$ pull-up resistor. #### OCSET1, OCSET2 (Pins 23, 10) Connect a resistor ( $R_{OCSET}$ ) from one of these pins to the drain of the corresponding upper MOSFET. $R_{OCSET}$ , an internal 200 $\mu$ A current source ( $I_{OCSET}$ ), and the upper MOSFET's on-resistance ( $r_{DS(ON)}$ ) set the converter overcurrent (OC) trip point according to the following equation: $$I_{PEAK} = \frac{I_{OCSET} \times R_{OCSET}}{r_{DS(ON)}}$$ An overcurrent trip cycles the soft-start function. The voltage at OCSET1 pin is monitored for power-on reset (POR) purposes. # PHASE1, PHASE2 (Pins 26, 2) Connect the PHASE pins to the respective PWM converter's upper MOSFET sources. These pins represent the gate drive return current path and are used to monitor the voltage drop across the upper MOSFETs for overcurrent protection. #### UGATE1, UGATE2 (Pins 27, 1) Connect UGATE pins to the respective PWM converters' upper MOSFET gate. These pins provide the gate drive for the upper MOSFETs. #### LGATE1 (Pin 25) Connect LGATE1 to the synchronous PWM converter's lower MOSFET gate. This pin provides the gate drive for the lower MOSFET. #### **COMP1 and FB1 (Pins 20, 21)** COMP1 and FB1 are the available external pins of the synchronous PWM regulator error amplifier. The FB1 pin is the inverting input of the error amplifier. Similarly, the COMP1 pin is the error amplifier output. These pins are used to compensate the voltage-mode control feedback loop of the synchronous PWM converter. #### **VSEN1 (Pin 22)** This pin is connected to the synchronous PWM converters' output voltage. The PGOOD and OVP comparator circuits use this signal to report output voltage status. #### **VSEN2** (Pin 11) Connect this pin to the output of the standard buck PWM regulator. The voltage at this pin is regulated to a 1.5V level. This pin is also monitored for under-voltage events. #### DRIVE3 (Pin 18) Connect this pin to the gate/base of a N-type external pass transistor (MOSFET or bipolar). This pin provides the drive for the 1.5V regulator's pass transistor. #### **VSEN3 (Pin 19)** Connect this pin to the output of the 1.5V linear regulator. This pin is monitored for undervoltage events. #### DRIVE4 (Pin 15) Connect this pin to the base of an external bipolar transistor. This pin provides the drive for the 1.8V regulator's pass transistor. #### **VSEN4 (Pin 14)** Connect this pin to the output of the linear 1.8V regulator. This pin is monitored for undervoltage events. # Description #### Operation The ISL6523 monitors and precisely controls 4 output voltage levels (Refer to Figures 1, 2, 3). It is designed for microprocessor computer applications with 3.3V, 5V, and 12V bias input from an ATX power supply. The IC has 2 PWM and two linear controllers. The first PWM controller (PWM1) is designed to regulate the microprocessor core voltage (V<sub>OUT1</sub>). PWM1 controller drives 2 MOSFETs (Q1 and Q2) in a synchronous-rectified buck converter and regulates the core voltage to a level programmed by the 5-bit digital-to-analog converter (DAC). The second PWM controller (PWM2) is designed to regulate the AGTL+ bus voltage (VOUT2). PWM2 controller drives a MOSFET (Q3) in a standard buck converter and regulates the output voltage to a level of 1.2V. The two linear controllers supply the 1.5V advanced graphics port (AGP) bus power (V<sub>OUT3</sub>) and the 1.8V chipset core power $(V_{OUT4}).$ #### Initialization The ISL6523 automatically initializes in ATX-based systems upon receipt of input power. The Power-On Reset (POR) function continually monitors the input supply voltages. The POR monitors the bias voltage (+12V $_{\rm IN}$ ) at the VCC pin, the 5V input voltage (+5V $_{\rm IN}$ ) at the OCSET1 pin, and the 3.3V input voltage (+3.3V $_{\rm IN}$ ) at the VAUX pin. The normal level on OCSET1 is equal to +5V $_{\rm IN}$ less a fixed voltage drop (see overcurrent protection). The POR function initiates soft-start operation after all supply voltages exceed their POR thresholds. #### Soft-Start The 1.8V supply designed to power the chipset (OUT4), cannot lag the ATX 3.3V by more than 2V, at any time. To meet this special requirement, the linear block controlling this output operates independently of the chip's power-on reset. Thus, DRIVE4 is driven to raise the OUT4 voltage before the input supplies reach their POR levels. As seen in Figure 5, at time T0 the power is turned on and the input supplies ramp up. Immediately following, OUT4 is also ramped up, lagging the ATX 3.3V by about 1.8V. At time T1, the POR function initiates the SS24 soft-start sequence. Initially, the voltage on the SS24 pin rapidly increases to approximately 1V (this minimizes the soft-start interval). Then, an internal 28µA current source charges an external capacitor (CSS24) on the SS24 pin to about 4.5V. As the SS24 voltage increases, the PWM2 error amplifier allows generation of PHASE pulses of increasing width that charge the output capacitor(s), providing a smooth transition to the final set voltage. The OUT4 reference (clamped to SS24) increasing past the intermediary level, established based on the ATX 3.3V presence at the VAUX pin, brings the output in regulation soon after T2. FIGURE 5. SOFT-START INTERVAL As OUT2 increases past the 90% power-good level, the second soft-start (SS13) is released. Between T2 and T3, the SS13 pin voltage ramps from 0V to the valley of the oscillator's triangle wave (at 1.25V). Contingent upon OUT2 remaining above 1.08V, the first PWM pulse on PHASE1 triggers the VTTPG pin to go high. The oscillator's triangular wave form is compared to the clamped error amplifier output voltage. As the SS13 pin voltage increases, the pulse-width on the PHASE1 pin increases, bringing the OUT1 output within regulation limits. Similarly, the SS13 voltage clamps the reference voltage for OUT3, enabling a controlled output voltage ramp-up. At time T4, all output voltages are within power-good limits, situation reported by the PGOOD pin going high. The T2 to T3 time interval is dependent upon the value of $C_{SS13}$ . The same capacitor is also responsible for the rampup time of the OUT1 and OUT3 voltages. If selecting a different capacitor then recommended in the circuit application literature, consider the effects the different value will have on the ramp-up time and inrush currents of the OUT1 and OUT3 outputs. #### Fault Protection All four outputs are monitored and protected against extreme overload. The chip's response to an output overload is selective, depending on the faulting output. An overvoltage on V<sub>OUT1</sub> output (VSEN1) disables outputs 1, 2, and 3, and latches the IC off. An under-voltage on V<sub>OUT4</sub> output latches the IC off. A single overcurrent event on outputs 1 or 2, or an under-voltage event on output 3, increments the respective fault counter and triggers a shutdown of outputs 1, 2, and 3, followed by a soft-start restart. After three consecutive fault events on either counter, the chip is latched off. Removal of bias power resets both the fault latch and the counters. Both counters are also reset by a successful start-up of all the outputs. Figure 6 shows a simplified schematic of the fault logic. The overcurrent latches are set dependent upon the states of the overcurrent (OC1 and OC2), output 3 under-voltage (UV3) and the soft-start signals (SS13, SS24). Window comparators monitor the SS pins and indicate when the respective $C_{SS}$ pins are fully charged to above 4.0V (UP signals). An under-voltage on either linear output (VSEN3 or VSEN4) is ignored until the respective UP signal goes high. This allows $V_{OUT3}$ and $V_{OUT4}$ to increase without fault at start-up. Following an overcurrent event (OC1, OC2, or UV3 event), bringing the SS24 pin below 0.8V resets the overcurrent latch and generates a soft-started ramp-up of the outputs 1, 2, and 3. FIGURE 6. FAULT LOGIC - SIMPLIFIED SCHEMATIC #### **OUT1 Overvoltage Protection** The overvoltage circuit provides protection during the initial application of power. For voltages on the VCC pin below the power-on reset (and above ~4V), the output level is monitored for voltages above 1.3V. Should VSEN1 exceed this level, the lower MOSFET, Q2, is driven on. #### **Overcurrent Protection** All outputs are protected against excessive overcurrents. Both PWM controllers use the upper MOSFET's on-resistance, r<sub>DS(ON)</sub> to monitor the current for protection against shorted outputs. Both linear regulators monitor their respective VSEN pins for under-voltage to protect against excessive currents. Figure 7 illustrates the overcurrent protection with an overload on OUT2. The overload is applied at T0 and the current increases through the inductor ( $L_{OUT2}$ ). At time T1, the OC2 comparator trips when the voltage across Q3 ( $i_D \cdot r_{DS(ON)}$ ) exceeds the level programmed by $R_{OCSET}$ . This inhibits outputs 1, 2, and 3, discharges soft-start capacitor $C_{SS24}$ with 28 $\mu$ A current sink, and increments the counter. Soft-start capacitor $C_{SS13}$ is quickly discharged. $C_{SS24}$ recharges at T2 and initiates a soft-start cycle with the error amplifiers clamped by soft-start. With OUT2 still overloaded, the inductor current increases to trip the overcurrent comparator. Again, this inhibits the outputs, but the soft-start voltage continues increasing to above 4.0V before discharging. The counter increments to 2. The soft-start cycle repeats at T3 and trips the overcurrent comparator. The SS pin voltage increases to above 4.0V at T4 and the counter increments to 3. This sets the fault latch to disable the converter. FIGURE 7. OVERCURRENT OPERATION The PWM1 controller operates in the same way as PWM2 to overcurrent faults. Additionally, the two linear controllers monitor the VSEN pins for under-voltage. Should excessive currents cause VSEN3 or VSEN4 to fall below the linear under-voltage threshold, the respective UV signals set the OC latch or the FAULT latch, providing respective $C_{SS}$ capacitors are fully charged. Blanking the UV signals during the $C_{SS}$ charge interval allows the linear outputs to build above the under-voltage threshold during normal operation. Cycling the bias input power off then on resets the counter and the fault latch. Resistors (R<sub>OCSET1</sub> and R<sub>OCSET2</sub>) program the overcurrent trip levels for each PWM converter. As shown in Figure 8, the internal 200 $\mu$ A current sink (I<sub>OCSET</sub>) develops a voltage across R<sub>OCSET</sub> (V<sub>SET</sub>) that is referenced to V<sub>IN</sub>. The DRIVE signal enables the overcurrent comparator (OVERCURRENT1 or OVERCURRENT2). When the voltage across the upper MOSFET (V<sub>DS(ON)</sub>) exceeds V<sub>SET</sub>, the overcurrent comparator trips to set the overcurrent latch. Both V<sub>SET</sub> and V<sub>DS</sub> are referenced to V<sub>IN</sub> and a small capacitor across R<sub>OCSET</sub> helps V<sub>OCSET</sub> track the variations of V<sub>IN</sub> due to MOSFET switching. The overcurrent function will trip at a peak inductor current (I<sub>PEAK)</sub> determined by: $$I_{PEAK} = \frac{I_{OCSET} \times R_{OCSET}}{r_{DS(ON)}}$$ The OC trip point varies with MOSFET's rDS(ON) temperature variations. To avoid overcurrent tripping in the normal operating load range, determine the ROCSET resistor value from the equation above with: - 1. The maximum r<sub>DS(ON)</sub> at the highest junction temperature - 2. The minimum I<sub>OCSET</sub> from the specification table 3. Determine $I_{PEAK}$ for $I_{PEAK} > I_{OUT(MAX)} + (\Delta I)/2$ , where $\Delta I$ is the output inductor ripple current. For an equation for the ripple current see the section under component guidelines titled 'Output Inductor Selection'. FIGURE 8. OVERCURRENT DETECTION #### **OUT1 Voltage Program** The output voltage of the PWM1 converter is programmed to discrete levels between 1.050V and 1.825V. This output (OUT1) is designed to supply the core voltage of Intel's advanced microprocessors. The voltage identification (VID) pins program an internal voltage reference (DACOUT) with a TTL-compatible 5-bit digital-to-analog converter (DAC). The level of DACOUT also sets the PGOOD and OVP thresholds. Table 1 specifies the DACOUT voltage for the different combinations of connections on the VID pins. The VID pins can be left open for a logic 1 input, since they are internally pulled to the VAUX pin through $5\mathrm{k}\Omega$ resistors. Changing the VID inputs during operation is not recommended and could toggle the PGOOD signal and exercise the overvoltage protection. The output voltage program is Intel VRM8.5 compatible. TABLE 1. OUT1 OUTPUT VOLTAGE PROGRAM | | PIN NAME | | | | | |------|----------|------|------|-------|-------------------| | VID3 | VID2 | VID1 | VID0 | VID25 | DACOUT<br>VOLTAGE | | 0 | 1 | 0 | 0 | 0 | 1.050 | | 0 | 1 | 0 | 0 | 0 | 1.050 | | 0 | 1 | 0 | 0 | 1 | 1.075 | | 0 | 0 | 1 | 1 | 0 | 1.100 | | 0 | 0 | 1 | 1 | 1 | 1.125 | | 0 | 0 | 1 | 0 | 0 | 1.150 | | 0 | 0 | 1 | 0 | 1 | 1.175 | | 0 | 0 | 0 | 1 | 0 | 1.200 | | 0 | 0 | 0 | 1 | 1 | 1.225 | | 0 | 0 | 0 | 0 | 0 | 1.250 | | 0 | 0 | 0 | 0 | 1 | 1.275 | | 1 | 1 | 1 | 1 | 0 | 1.300 | | 1 | 1 | 1 | 1 | 1 | 1.325 | TABLE 1. OUT1 OUTPUT VOLTAGE PROGRAM (Continued) | | PIN NAME | | | | | | |------|----------|------|------|-------|-------------------|--| | VID3 | VID2 | VID1 | VID0 | VID25 | DACOUT<br>VOLTAGE | | | 1 | 1 | 1 | 0 | 0 | 1.350 | | | 1 | 1 | 1 | 0 | 1 | 1.375 | | | 1 | 1 | 0 | 1 | 0 | 1.400 | | | 1 | 1 | 0 | 1 | 1 | 1.425 | | | 1 | 1 | 0 | 0 | 0 | 1.450 | | | 1 | 1 | 0 | 0 | 1 | 1.475 | | | 1 | 0 | 1 | 1 | 0 | 1.500 | | | 1 | 0 | 1 | 1 | 1 | 1.525 | | | 1 | 0 | 1 | 0 | 0 | 1.550 | | | 1 | 0 | 1 | 0 | 1 | 1.575 | | | 1 | 0 | 0 | 1 | 0 | 1.600 | | | 1 | 0 | 0 | 1 | 1 | 1.625 | | | 1 | 0 | 0 | 0 | 0 | 1.650 | | | 1 | 0 | 0 | 0 | 1 | 1.675 | | | 0 | 1 | 1 | 1 | 0 | 1.700 | | | 0 | 1 | 1 | 1 | 1 | 1.725 | | | 0 | 1 | 1 | 0 | 0 | 1.750 | | | 0 | 1 | 1 | 0 | 1 | 1.775 | | | 0 | 1 | 0 | 1 | 0 | 1.800 | | | 0 | 1 | 0 | 1 | 1 | 1.825 | | NOTE: 0 = connected to GND, 1 = open or connected to 3.3V through pull-up resistors # **Application Guidelines** #### Soft-Start Interval Initially, the soft-start function clamps the error amplifier's output of the PWM converters. This generates PHASE pulses of increasing width that charge the output capacitor(s). The resulting output voltages start-up as shown in Figure 5. The soft-start function controls the output voltage rate of rise to limit the current surge at start-up. The soft-start interval and the surge current are programmed by the soft-start capacitor, $C_{SS}.$ Programming a faster soft-start interval increases the peak surge current. Using the recommended $0.1\mu\text{F}$ soft start capacitors ensure all output voltages ramp up to their set values in a quick and controlled fashion, while meeting the system timing requirements. #### Shutdown Neither PWM output switches until the soft-start voltage ( $V_{SS}$ ) exceeds the oscillator's valley voltage. Additionally, the reference on each linear's amplifier is clamped to the soft-start voltage. Holding the SS24 pin low (with an open drain or open collector signal) turns off regulators 1, 2 and 3. Regulator 4 (MCH) will simply drop its output to the intermediate soft-start level. This output is not allowed to violate the 2V maximum potential gap to the ATX 3.3V output. #### Layout Considerations MOSFETs switch very fast and efficiently. The speed with which the current transitions from one device to another causes voltage spikes across the interconnecting impedances and parasitic circuit elements. The voltage spikes can degrade efficiency, radiate noise into the circuit, and lead to device overvoltage stress. Careful component layout and printed circuit design minimizes the voltage spikes in the converter. Consider, as an example, the turn-off transition of the upper MOSFET. Prior to turn-off, the upper MOSFET was carrying the full load current. During the turnoff, current stops flowing in the upper MOSFET and is picked up by the lower MOSFET or Schottky diode. Any inductance in the switched current path generates a large voltage spike during the switching interval. Careful component selection, tight layout of the critical components, and short, wide circuit traces minimize the magnitude of voltage spikes. There are two sets of critical components in a DC-DC converter using an ISL6523 controller. The switching power components are the most critical because they switch large amounts of energy, and as such, they tend to generate equally large amounts of noise. The critical small signal components are those connected to sensitive nodes or those supplying critical bypass current. The power components and the controller IC should be placed first. Locate the input capacitors, especially the high-frequency ceramic de-coupling capacitors, close to the power switches. Locate the output inductor and output capacitors between the MOSFETs and the load. Locate the PWM controller close to the MOSFETs. The critical small signal components include the bypass capacitor for VCC and the soft-start capacitor, $C_{SS}$ . Locate these components close to their connecting pins on the control IC. Minimize any leakage current paths from any SS node, since the internal current source is only $28\mu$ A. A multi-layer printed circuit board is recommended. Figure 9 shows the connections of the critical components in the converter. Note that the capacitors CIN and COUT each could represent numerous physical capacitors. Dedicate one solid layer for a ground plane and make all critical component ground connections with vias to this layer. Dedicate another solid layer as a power plane and break this plane into smaller islands of common voltage levels. The power plane should support the input power and output power nodes. Use copper filled polygons on the top and bottom circuit layers for the PHASE nodes, but do not unnecessarily oversize these particular islands. Since the PHASE nodes are subjected to very high dV/dt voltages, the stray capacitor formed between these islands and the surrounding circuitry will tend to couple switching noise. Use the remaining printed circuit layers for small signal wiring. The wiring traces from the control IC to the MOSFET gate and source should be sized to carry 2A peak currents. FIGURE 9. PRINTED CIRCUIT BOARD POWER PLANES AND ISLANDS # PWM1 Controller Feedback Compensation Both PWM controllers use voltage-mode control for output regulation. This section highlights the design consideration for a voltage-mode controller requiring external compensation. Apply these methods and considerations only to the synchronous PWM controller. The considerations for the standard PWM controller are presented separately. Figure 10 highlights the voltage-mode control loop for a synchronous-rectified buck converter. The output voltage (V<sub>OUT</sub>) is regulated to the Reference voltage level. The reference voltage level is the DAC output voltage (DACOUT) for PWM1. The error amplifier output (V<sub>F/A</sub>) is compared with the oscillator (OSC) triangular wave to provide a pulse-width modulated wave with an amplitude of V<sub>IN</sub> at the PHASE node. The PWM wave is smoothed by the output filter ( $L_O$ and $C_O$ )... FIGURE 10. VOLTAGE-MODE BUCK CONVERTER **COMPENSATION DESIGN** The modulator transfer function is the small-signal transfer function of V<sub>OUT</sub>/V<sub>E/A</sub>. This function is dominated by a DC Gain, given by $V_{\mbox{\footnotesize{IN}}}/V_{\mbox{\footnotesize{OSC}}},$ and shaped by the output filter, with a double pole break frequency at F<sub>LC</sub> and a zero at F<sub>ESR</sub>. $$\label{eq:flower} \begin{aligned} \textit{Modulator Break Frequency Equations} \\ F_{LC} &= \frac{1}{2\pi \times \sqrt{L_O \times C_O}} \end{aligned} \qquad F_{ESR} &= \frac{1}{2\pi \times ESR \times C_O} \end{aligned}$$ The compensation network consists of the error amplifier (internal to the ISL6523) and the impedance networks Z<sub>IN</sub> and Z<sub>FB</sub>. The goal of the compensation network is to provide a closed loop transfer function with high 0dB crossing frequency (f<sub>0dB</sub>) and adequate phase margin. Phase margin is the difference between the closed loop phase at f<sub>0dB</sub> and 180°. The equations below relate the compensation network's poles, zeros and gain to the components (R1, R2, R3, C1, C2, and C3) in Figure 10. Use these guidelines for locating the poles and zeros of the compensation network: - 1. Pick Gain (R2/R1) for desired converter bandwidth - 2. Place 1<sup>ST</sup>Zero Below Filter's Double Pole (~75% F<sub>LC</sub>) - 3. Place 2<sup>ND</sup> Zero at Filter's Double Pole - 4. Place 1<sup>ST</sup> Pole at the ESR Zero - 5. Place 2<sup>ND</sup> Pole at Half the Switching Frequency - 6. Check Gain against Error Amplifier's Open-Loop Gain - 7. Estimate Phase Margin Repeat if Necessary #### Compensation Break Frequency Equations $$\begin{split} F_{Z1} &= \frac{1}{2\pi \times R2 \times C1} & F_{P1} &= \frac{1}{2\pi \times R_2 \times \left(\frac{C1 \times C2}{C1 + C2}\right)} \\ F_{Z2} &= \frac{1}{2\pi \times (R1 + R3) \times C3} & F_{P2} &= \frac{1}{2\pi \times R3 \times C3} \end{split}$$ Figure 11 shows an asymptotic plot of the DC-DC converter's gain vs. frequency. The actual Modulator Gain has a high gain peak dependent on the quality factor (Q) of the output filter. which is not shown in Figure 11. Using the above guidelines should yield a Compensation Gain similar to the curve plotted. The open loop error amplifier gain bounds the compensation gain. Check the compensation gain at FP2 with the capabilities of the error amplifier. The Closed Loop Gain is constructed on the log-log graph of Figure 11 by adding the Modulator Gain (in dB) to the Compensation Gain (in dB). This is equivalent to multiplying the modulator transfer function to the compensation transfer function and plotting the gain. FIGURE 11. ASYMPTOTIC BODE PLOT OF CONVERTER GAIN The compensation gain uses external impedance networks ZFB and ZIN to provide a stable, high bandwidth (BW) overall loop. A stable control loop has a gain crossing with -20dB/decade slope and a phase margin greater than 45 degrees. Include worst case component variations when determining phase margin. #### PWM2 Controller Feedback Compensation To reduce the number of external small-signal components required by a typical application, the standard PWM controller is internally stabilized. The only stability criteria that needs to be met relates the minimum value of the output inductor to the equivalent ESR of the output capacitor bank, as shown in the following equation: $$L_{OUT(MIN)} = \frac{\text{ESR}_{OUT} \times 10^{1.75}}{2 \times \pi \times \text{BW}}$$ where LOUT(MIN) - minimum output inductor value at full output current ESROUT - equivalent ESR of the output capacitor bank BW - desired converter bandwidth (not to exceed 0.25 to 0.30 of the switching frequency) The design procedure for this output should follow the following steps: - Choose number and type of output capacitors to meet the output transient requirements based on the dynamic loading characteristics of the output. - Determine the equivalent ESR of the output capacitor bank and calculate minimum output inductor value. - 3. Verify that chosen inductor meets this minimum value criteria (at full output load). It is recommended the chosen output inductor be no more than 30% saturated at full output load. #### Oscillator Synchronization The PWM controllers use a triangle wave for comparison with the error amplifier output to provide a pulse-width modulated signal. Should the output voltage of the two converters be programmed close to each other, then crosstalk between the converters could cause non-uniform PHASE pulse-widths and increased output voltage ripple. The ISL6523 avoids this problem by synchronizing the two converters 180° out of phase. # **Component Selection Guidelines** #### Output Capacitor Selection The output capacitors for each output have unique requirements. In general the output capacitors should be selected to meet the dynamic regulation requirements. Additionally, the PWM converters require an output capacitor to filter the current ripple. The load transient for the microprocessor core requires high quality capacitors to supply the high slew rate (di/dt) current demands. ### **PWM Output Capacitors** Modern microprocessors produce transient load rates above 1A/ns. High frequency capacitors initially supply the transient current and slow the load rate-of-change seen by the bulk capacitors. The bulk filter capacitor values are generally determined by the ESR (effective series resistance) and voltage rating requirements rather than actual capacitance requirements. High frequency decoupling capacitors should be placed as close to the power pins of the load as physically possible. Be careful not to add inductance in the circuit board wiring that could cancel the usefulness of these low inductance components. Consult with the manufacturer of the load on specific decoupling requirements. Use only specialized low-ESR capacitors intended for switching-regulator applications for the bulk capacitors. The bulk capacitor's ESR determines the output ripple voltage and the initial voltage drop following a high slew-rate transient's edge. An aluminum electrolytic capacitor's ESR value is related to the case size with lower ESR available in larger case sizes. However, the equivalent series inductance (ESL) of these capacitors increases with case size and can reduce the usefulness of the capacitor to high slew-rate transient loading. Unfortunately, ESL is not a specified parameter. Work with your capacitor supplier and measure the capacitor's impedance with frequency to select a suitable component. In most cases, multiple electrolytic capacitors of small case size perform better than a single large case capacitor. # **Linear Output Capacitors** The output capacitors for the linear regulators provide dynamic load current. Thus capacitors $C_{OUT3}$ and $C_{OUT4}$ should be selected for transient load regulation. #### **PWM Output Inductor Selection** Each PWM converter requires an output inductor. The output inductor is selected to meet the output voltage ripple requirements and sets the converter's response time to a load transient. Additionally, PWM2 output inductor has to meet the minimum value criteria for loop stability as described in paragraph 'PWM2 Controller Feedback Compensation'. The inductor value determines the converter's ripple current and the ripple voltage is a function of the ripple current. The ripple voltage and current are approximated by the following equations: $$\Delta I = \frac{V_{IN} - V_{OUT}}{F_{S} \times L} \times \frac{V_{OUT}}{V_{IN}}$$ $\Delta V_{OUT} = \Delta I \times ESR$ Increasing the value of inductance reduces the ripple current and voltage. However, large inductance values increase the converter's response time to a load transient. One of the parameters limiting the converter's response to a load transient is the time required to change the inductor current. Given a sufficiently fast control loop design, the ISL6523 will provide either 0% or 100% duty cycle in response to a load transient. The response time is the time interval required to slew the inductor current from an initial current value to the post-transient current level. During this interval the difference between the inductor current and the transient current level must be supplied by the output capacitor(s). Minimizing the response time can minimize the output capacitance required. The response time to a transient is different for the application of load and the removal of load. The following equations give the approximate response time interval for application and removal of a transient load: $$t_{\text{RISE}} = \frac{L_{\text{O}} \times I_{\text{TRAN}}}{V_{\text{IN}} - V_{\text{OUT}}} \qquad t_{\text{FALL}} = \frac{L_{\text{O}} \times I_{\text{TRAN}}}{V_{\text{OUT}}}$$ where: $I_{TRAN}$ is the transient load current step, $t_{RISE}$ is the response time to the application of load, and $t_{FALL}$ is the response time to the removal of load. Be sure to check both of these equations at the minimum and maximum output levels for the worst case response time. #### Input Capacitor Selection The important parameters for the bulk input capacitor are the voltage rating and the RMS current rating. For reliable operation, select bulk input capacitors with voltage and current ratings above the maximum input voltage and largest RMS current required by the circuit. The capacitor voltage rating should be at least 1.25 times greater than the maximum input voltage. The maximum RMS current rating requirement for the input capacitors of a buck regulator is approximately 1/2 of the DC output load current. Worst-case RMS current draw in a circuit employing the ISL6523 amounts to the largest RMS current draw of either switching regulator (likely the RMS of $V_{OUT1}$ ). Operating at $180^{\circ}$ out-of-phase, the input-side RMS current of both switchers is less than the arithmetical sum of individual RMS input currents. Use a mix of input bypass capacitors to control the voltage overshoot across the MOSFETs. Use ceramic capacitance for the high frequency decoupling and bulk capacitors to supply the RMS current. Small ceramic capacitors can be placed very close to the upper MOSFET to suppress the voltage induced in the parasitic circuit impedances. For a through-hole design, several electrolytic capacitors (Panasonic HFQ series or Nichicon PL series or Sanyo MV-GX or equivalent) may be needed. For surface mount designs, solid tantalum capacitors can be used, but caution must be exercised with regard to the capacitor surge current rating. These capacitors must be capable of handling the surge current at power-up. The TPS series available from AVX, and the 593D series from Sprague are both surge current tested. ## MOSFET Selection/Considerations The ISL6523 requires 5 external transistors. Three N-channel MOSFETs are employed by the PWM converters. The AGP and memory linear controllers can each drive a MOSFET or a NPN bipolar as a pass transistor. All these transistors should be selected based upon $r_{\mbox{\footnotesize{DS(ON)}}},$ current gain, saturation voltages, gate supply requirements, and thermal management considerations. #### **PWM1 MOSFET Selection and Considerations** In high-current PWM applications, the MOSFET power dissipation, package selection and heatsink are the dominant design factors. The power dissipation includes two main loss components: conduction losses and switching losses. These losses are distributed between the upper and lower MOSFETs according to the duty factor. The conduction losses are the main component of power dissipation for the lower MOSFETs. Only the upper MOSFET has significant switching losses, since the lower device turns on and off into near zero voltage. The equations presented assume linear voltage-current transitions and do not model power losses due to the lower MOSFET's body diode or the output capacitances associated with either MOSFET. The gate charge losses are dissipated by the controller IC (ISL6523) and do not contribute to the MOSFETs' heat rise. Ensure that both MOSFETs are within their maximum junction temperature at high ambient temperature by calculating the temperature rise according to package thermal resistance specifications. A separate heatsink may be necessary depending upon MOSFET power, package type, ambient temperature and air flow. $$\begin{split} & P_{UPPER} = \frac{{I_{O}}^2 \times r_{DS(ON)} \times V_{OUT}}{V_{IN}} + \frac{{I_{O} \times V_{IN} \times t_{SW} \times F_{S}}}{2} \\ & P_{LOWER} = \frac{{I_{O}}^2 \times r_{DS(ON)} \times (V_{IN} - V_{OUT})}{V_{IN}} \end{split}$$ The $r_{DS(ON)}$ is different for the two equations above even if the same device is used for both. This is because the gate drive applied to the upper MOSFET is different than the lower MOSFET. Figure 12 shows the gate drive where the upper MOSFET's gate-to-source voltage is approximately $V_{CC}$ less the input supply. For +5V main power and +12VDC for the bias, the approximate gate-to-source voltage of Q1 is 7V. The lower gate drive voltage is 12V. A logic-level MOSFET is a good choice for Q1 and a logic-level MOSFET can be used for Q2 if its absolute gate-to-source voltage rating exceeds the maximum voltage applied to $V_{CC}$ . FIGURE 12. UPPER GATE DRIVE - DIRECT VCC DRIVE Rectifier CR1 is a clamp that catches the negative inductor swing during the dead time between the turn off of the lower MOSFET and the turn on of the upper MOSFET. For best results, the diode must be a surface-mount Schottky type to prevent the parasitic MOSFET body diode from conducting. It is acceptable to omit the diode and let the body diode of the lower MOSFET clamp the negative inductor swing, but one must ensure the PHASE node negative voltage swing does not exceed -3V to -5V peak. The diode's rated reverse breakdown voltage must be equal or greater to 1.5 times the maximum input voltage. #### PWM2 MOSFET and Schottky Selection The power dissipation in PWM2 converter is similar to PWM1 except that the power losses of the lower device are dissipated in the Schottky. The equations below describe an approximation of this power loss distribution and assume linear voltage-current switching transitions. $$P_{MOS} = \frac{I_O^2 \times r_{DS(ON)} \times V_{OUT}}{V_{IN}} + \frac{I_O \times V_{IN} \times t_{SW} \times F_S}{2}$$ $$P_{SCH} = \frac{I_O \times V_f \times (V_{IN} - V_{OUT})}{V_{IN}}$$ #### **Linear Controllers Transistor Selection** The ISL6523 linear controllers are compatible with both NPN bipolar as well as N-channel MOSFET transistors. The main criteria for selection of pass transistors for the linear regulators is package selection for efficient removal of heat. The power dissipated in a linear regulator is $$P_{LINEAR} = I_{O} \times (V_{IN} - V_{OUT})$$ Select a package and heatsink that maintains the junction temperature below the maximum desired temperature with the maximum expected ambient temperature. When selecting bipolar NPN transistors for use with the linear controllers, insure the current gain at the given operating V<sub>CF</sub> is sufficiently large to provide the desired output load current when the base is fed with the minimum driver output current. In order to ensure the strict timing/level requirement of OUT4, an NPN transistor is recommended for use as a pass element on this output (Q5). An low gate threshold NMOS could be used, but meeting the requirements would then depend on the VCC bias being sufficiently high to allow control of the MOSFET. # ISL6523 DC-DC Converter Application Circuit Figure 13 shows an application circuit of a power supply for a microprocessor computer system. The power supply provides the microprocessor core voltage ( $V_{OUT1}$ ), the AGP bus voltage ( $V_{OUT2}$ ), the GTL bus voltage ( $V_{OUT3}$ ), and the memory controller hub voltage ( $V_{OUT4}$ ) from +3.3V, +5VDC, and +12VDC. For detailed information on the circuit, including a Bill-of-Materials and circuit board description, see Application Note AN9925. Also see the Intersil web page (www.intersil.com) for the latest information. FIGURE 13. # Small Outline Plastic Packages (SOIC) #### NOTES: - Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch) - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. M28.3 (JEDEC MS-013-AE ISSUE C) 28 LEAD WIDE BODY SMALL OUTLINE PLASTIC PACKAGE | | INCHES | | MILLIM | | | |--------|--------|----------------|----------|-------|-------| | SYMBOL | MIN | MIN MAX | | MAX | NOTES | | Α | 0.0926 | 0.1043 | 2.35 | 2.65 | - | | A1 | 0.0040 | 0.0118 | 0.10 | 0.30 | - | | В | 0.013 | 0.0200 | 0.33 | 0.51 | 9 | | С | 0.0091 | 0.0125 | 0.23 | 0.32 | - | | D | 0.6969 | 0.7125 | 17.70 | 18.10 | 3 | | Е | 0.2914 | 0.2992 | 7.40 | 7.60 | 4 | | е | 0.05 | BSC | 1.27 BSC | | - | | Н | 0.394 | 0.419 | 10.00 | 10.65 | - | | h | 0.01 | 0.029 | 0.25 | 0.75 | 5 | | L | 0.016 | 0.050 | 0.40 | 1.27 | 6 | | N | 28 | | 2 | 28 | 7 | | α | 0° | 8 <sup>0</sup> | 0° | 8° | - | Rev. 0 12/93 All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9001 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com