### **STP16DP05** # Low voltage 16-bit constant current LED sink driver with outputs error detection Datasheet - production data #### **Features** - Low voltage power supply down to 3 V - 16 constant current output channels - Adjustable output current through external resistor - Short and open output error detection - Serial data IN/Parallel data OUT - 3.3 V micro driver-able - Output current: 5-100 mA - 30 MHz clock frequency - Available in high thermal efficiency TSSOP exposed pad - ESD protection 2.5 kV HBM, 200 V MM #### **Description** The STP16DP05 is a monolithic, low voltage, low current power 16-bit shift register designed for LED panel displays. The device contains a 16-bit serial-in, parallel-out shift register that feeds a 16bit D-type storage register. In the output stage, sixteen regulated current sources were designed to provide 5-100 mA constant current to drive the LEDs. The STP16DP05 features open and short LED detections on the outputs. The STP16DP05 is backward compatible with STP16C/L596.The detection circuit checks 3 different conditions that can occur on the output line: short to GND, short to V<sub>O</sub> or open line. The data detection results are loaded in the shift register and shifted out via the serial line output. The detection functionality is implemented without increasing the pin count number, through a secondary function of the output enable and latch pin (DM1 and DM2 respectively), a dedicated logic sequence allows the device to enter or leave from detection mode. Through an external resistor, users can adjust the STP16DP05 output current, controlling in this way the light intensity of LEDs, in addition, user can adjust LED's brightness intensity from 0% to 100% via OE/DM2 pin. The STP16DP05 guarantees a 20 V output driving capability, allowing users to connect more LEDs in series. The high clock frequency, 30 MHz, makes the device suitable for high data rate transmission. The 3.3 V voltage supply is well useful for applications that interface any 3.3 V micro Compared with a standard TSSOP package, the TSSOP exposed pad increases heat dissipation capability by a 2.5 factor. Table 1. Device summary | · · · · · · · · · · · · · · · · · · · | | | | | |---------------------------------------|-------------------------------------|---------------------|--|--| | Order codes | Package | Packaging | | | | STP16DP05MTR | SO-24 (tape and reel) | 1000 parts per reel | | | | STP16DP05TTR | TSSOP24 (tape and reel) | 2500 parts per reel | | | | STP16DP05XTTR | TSSOP24 exposed pad (tape and reel) | 2500 parts per reel | | | | STP16DP05PTR | QSOP-24 | 2500 parts per reel | | | June 2014 DocID13093 Rev 7 1/33 Contents STP16DP05 ### **Contents** | 1 | Sum | nmary description | 3 | | | | | |----|------|-----------------------------------------|------|--|--|--|--| | | 1.1 | Pin connection and description | . 3 | | | | | | 2 | Elec | trical ratings | 5 | | | | | | | 2.1 | Absolute maximum ratings | 5 | | | | | | | 2.2 | Thermal data | 5 | | | | | | | 2.3 | Recommended operating conditions | . 6 | | | | | | 3 | Elec | trical characteristics | 7 | | | | | | 4 | Equi | ivalent circuit and outputs | . 9 | | | | | | 5 | Timi | ng diagrams | . 11 | | | | | | 6 | Турі | cal characteristics | . 14 | | | | | | 7 | Dete | ection mode functionality | . 17 | | | | | | | 7.1 | Phase one: "entering in detection mode" | . 17 | | | | | | | 7.2 | Phase two: "error detection" | . 18 | | | | | | | 7.3 | Phase three: "resuming to normal mode" | . 20 | | | | | | | 7.4 | Error detection conditions | . 20 | | | | | | 8 | Pack | kage mechanical data | . 23 | | | | | | 9 | Pack | kaging mechanical data | . 30 | | | | | | 10 | Revi | Revision history 32 | | | | | | ### 1 Summary description **Table 2. Typical current accuracy** | Output voltage | Current accuracy | | Output current | V | Temperature | |----------------|------------------|-------------|----------------|-----------------|-------------| | Output voltage | Between bits | Between ICs | Output current | V <sub>DD</sub> | remperature | | ≥ 1.3 V | ±1.5% | ±5% | 20 to 100 mA | 3.3 V to 5 V | 25 °C | ### 1.1 Pin connection and description Figure 1. Pin connection Note: The exposed pad should be electrically connected to a metal land electrically isolated or connected to ground Table 3. Pin description | Pin n° | Symbol | Name and function | |--------|----------|----------------------------------------------------------------------------------------| | 1 | GND | Ground terminal | | 2 | SDI | Serial data input terminal | | 3 | CLK | Clock input terminal | | 4 | LE-DM1 | Latch input terminal - detect mode 1 (see operation principle) | | 5-20 | OUT 0-15 | Output terminal | | 21 | OE-DM2 | Input terminal of output enable (active low) - detect mode 1 (see operation principle) | | 22 | SDO | Serial data out terminal | Summary description STP16DP05 ### Table 3. Pin description (continued) | Pin n° | Symbol | Name and function | |--------|----------|------------------------------------------------------------------------| | 23 | R-EXT | Input terminal of an external resistor for constant current programing | | 24 | $V_{DD}$ | Supply voltage terminal | STP16DP05 Electrical ratings ### 2 Electrical ratings ### 2.1 Absolute maximum ratings Stressing the device above the rating listed in the "absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 4. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |------------------|----------------------|-------------------------|------| | V <sub>DD</sub> | Supply voltage | 0 to 7 | V | | Vo | Output voltage | -0.5 to 20 | V | | Io | Output current | 100 | mA | | V <sub>I</sub> | Input voltage | -0.4 to V <sub>DD</sub> | V | | I <sub>GND</sub> | GND terminal current | 1600 | mA | | f <sub>CLK</sub> | Clock frequency | 50 | MHz | #### 2.2 Thermal data Table 5. Thermal data | Symbol | Parameter | Value | Unit | | |-------------------|----------------------------------------------------|------------------------------------|------|------| | T <sub>OPR</sub> | Operating temperature range | Operating temperature range | | | | T <sub>STG</sub> | Storage temperature range | -55 to +150 | °C | | | | R <sub>thJC</sub> Thermal resistance junction-case | SO-24 | 42.7 | °C/W | | | | TSSOP24 | 55 | °C/W | | R <sub>thJC</sub> | | TSSOP24 <sup>(1)</sup> exposed pad | 37.5 | °C/W | | | | QSOP-24 | 55 | °C/W | <sup>1.</sup> The exposed pad should be soldered directly to the PCB to realize the thermal benefits. Electrical ratings STP16DP05 ### 2.3 Recommended operating conditions Table 6. Recommended operating conditions | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-----------------------|----------------------|----------------------------------|--------------------|------|----------------------|------| | $V_{DD}$ | Supply voltage | | 3.0 | - | 5.5 | V | | Vo | Output voltage | | | - | 20 | V | | Io | Output current | OUTn | 5 | - | 100 | mA | | I <sub>OH</sub> | Output current | SERIAL-OUT | | - | +1 | mA | | I <sub>OL</sub> | Output current | SERIAL-OUT | | - | -1 | mA | | V <sub>IH</sub> | Input voltage | | 0.7V <sub>DD</sub> | - | V <sub>DD</sub> +0.3 | V | | V <sub>IL</sub> | Input voltage | | -0.3 | - | 0.3V <sub>DD</sub> | V | | t <sub>wLAT</sub> | LE\DM1 pulse width | | 6 | - | | ns | | t <sub>wCLK</sub> | CLK pulse width | | 8 | - | | ns | | t <sub>wEN</sub> | OE\DM2 pulse width | V <sub>DD</sub> = 3.0 V to 5.0 V | 100 | - | | ns | | t <sub>SETUP(D)</sub> | Setup time for DATA | V <sub>DD</sub> = 3.0 V to 5.0 V | 10 | - | | ns | | t <sub>HOLD(D)</sub> | Hold time for DATA | | 5 | - | | ns | | t <sub>SETUP(L)</sub> | Setup time for LATCH | | 10 | - | | ns | | f <sub>CLK</sub> | Clock frequency | Cascade operation (1) | | - | 30 | MHz | If the device is connected in cascade, it may not be possible achieve the maximum data transfer. Please consider the timings carefully. ### 3 Electrical characteristics $V_{DD}$ = 3.3 V to 5 V, T = 25 °C, unless otherwise specified **Table 7. Electrical characteristics** | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------------|--------------------------------|--------------------------------------------------------|-------------------------------------------|-------|--------------------|------| | $V_{IH}$ | Input voltage high level | | 0.7V <sub>DD</sub> | | $V_{DD}$ | V | | V <sub>IL</sub> | Input voltage low level | | GND | | 0.3V <sub>DD</sub> | V | | I <sub>OH</sub> | Output leakage current | V <sub>OH</sub> = 20 V | | | 1 | μА | | V <sub>OL</sub> | Output voltage<br>(Serial-OUT) | I <sub>OL</sub> = 1 mA | | | 0.4 | V | | V <sub>OH</sub> | Output voltage<br>(Serial-OUT) | I <sub>OH</sub> = -1 mA | V <sub>OH</sub> -V <sub>DD</sub> = -0.4 V | | | V | | I <sub>OL1</sub> | | $V_{O} = 0.3 \text{ V}, R_{ext} = 3.9 \text{ k}\Omega$ | 4.25 | 5 | 5.75 | | | I <sub>OL2</sub> | Output current | $V_{O} = 0.3 \text{ V, R}_{ext} = 970 \Omega$ | 19 | 20 | 21 | mA | | I <sub>OL3</sub> | | $V_{O} = 1.3 \text{ V}, R_{ext} = 190 \Omega$ | 96 | 100 | 104 | | | Δl <sub>OL1</sub> | Output current error | $V_O = 0.3 \text{ VR}_{EXT} = 3.9 \text{ k}\Omega$ | | ± 5 | ± 8 | | | Δl <sub>OL2</sub> | between bit | $V_{O} = 0.3 \text{ VR}_{EXT} = 970 \Omega$ | | ± 1.5 | ± 3 | % | | Δl <sub>OL3</sub> | (all output ON) | $V_{O} = 1.3 \text{ VR}_{EXT} = 190 \Omega$ | | ± 1.2 | ± 3 | | | R <sub>SIN(up)</sub> | Pull-up resistor | | 150 | 300 | 600 | ΚΩ | | R <sub>SIN(down)</sub> | Pull-down resistor | | 100 | 200 | 400 | ΚΩ | | I <sub>DD(OFF1)</sub> | - Supply current (OFF) | R <sub>EXT</sub> = 970<br>OUT 0 to 15 = OFF | | 5 | 6 | | | I <sub>DD(OFF2)</sub> | Зарріу сипені (ОРР) | R <sub>EXT</sub> = 240<br>OUT 0 to 15 = OFF | | 13 | 14 | A | | I <sub>DD(ON1)</sub> | Cupply ourrent (ON) | R <sub>EXT</sub> = 970<br>OUT 0 to 15 = ON | | 6 | 7 | mA | | I <sub>DD(ON2)</sub> | Supply current (ON) | R <sub>EXT</sub> = 240<br>OUT 0 to 15 = ON | | 13.5 | 14.5 | | | Thermal | Thermal protection (1) | | | 170 | | °C | Guaranteed by design (not tested) The thermal protection switches OFF only the outputs current Electrical characteristics STP16DP05 $V_{DD}$ = 5 V, T = 25 °C, unless otherwise specified **Table 8. Switching characteristics** | Symbol | Parameter | Т | est conditions | <b>i</b> | Min. | Тур. | Max. | Unit | |-------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------|------|------|------|------| | + | Propagation delay time,<br>CLK-OUTn, LE\DM1 = H, | | | $V_{DD} = 3.3 \text{ V}$ | - | 40 | 65 | ns | | t <sub>PLH1</sub> | OE\DM2 = L | | | $V_{DD} = 5 V$ | - | 20 | 30 | 115 | | 1 | Propagation delay time, | | | V <sub>DD</sub> = 3.3 V | - | 51 | 77 | | | t <sub>PLH2</sub> | LE\DM1 -OUTn,<br>OE\DM2 = L | | | $V_{DD} = 5 V$ | - | 32 | 47 | ns | | | Propagation delay time, | | | V <sub>DD</sub> = 3.3 V | ı | 49 | 77 | | | t <sub>PLH3</sub> | OE\DM2-OUTn,<br>LE\DM1 = H | | | V <sub>DD</sub> = 5 V | - | 27 | 41 | ns | | t | Propagation delay time, | | | V <sub>DD</sub> = 3.3 V | ı | 21.5 | 32 | ns | | t <sub>PLH</sub> | CLK-SDO | | | $V_{DD} = 5 \text{ V}$ | - | 14.5 | 21.5 | 113 | | | Propagation delay time, | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | $V_{DD} = 3.3 \text{ V}$ | - | 15 | 25 | | | t <sub>PHL1</sub> | $\frac{\text{CLK-OUTn, LE}\backslash \text{DM1} = \text{H,}}{\text{OE}\backslash \text{DM2} = \text{L}}$ | $\begin{aligned} & V_{IH} = V_{DD} \\ & V_{IL} = \text{GND} & C_L = 10 \text{ pF} \\ & I_O = 20 \text{ mA} & V_L = 3.0 \text{ V} \\ & R_{EXT} = 1 \text{ K}\Omega & R_L = 60 \Omega \end{aligned}$ | $C_L = 10 pF$ | $V_{DD} = 5 V$ | - | 11 | 14.5 | ns | | | Propagation delay time, | | V <sub>DD</sub> = 3.3 V | - | 13 | 20 | | | | t <sub>PHL2</sub> | LE\DM1 -OUTn,<br>OE\DM2 = L | | V <sub>DD</sub> = 5 V | - | 9 | 12.5 | ns | | | | Propagation delay time, | | | V <sub>DD</sub> = 3.3 V | ı | 11.5 | 18 | | | t <sub>PHL3</sub> | OE\DM2-OUTn,<br>LE\DM1 = H | | | V <sub>DD</sub> = 5 V | - | 8.5 | 12 | ns | | t | Propagation delay time, | | | V <sub>DD</sub> = 3.3 V | 1 | 25.5 | 38 | ns | | t <sub>PHL</sub> | CLK-SDO | | | $V_{DD} = 5 V$ | - | 17.5 | 25 | 113 | | | Output rise time | | | $V_{DD} = 3.3 \text{ V}$ | - | 34 | 53.5 | | | t <sub>ON</sub> | 10~90% of voltage waveform | | | V <sub>DD</sub> = 5 V | - | 12.5 | 18.5 | ns | | | Output fall time | | | V <sub>DD</sub> = 3.3 V | ı | 5.5 | 8.5 | | | t <sub>OFF</sub> | 90~10% of voltage waveform | | | V <sub>DD</sub> = 5 V | - | 4.5 | 6.5 | ns | | t <sub>r</sub> | CLK rise time (1) | | | | - | | 5000 | ns | | t <sub>f</sub> | CLK fall time (1) | | | | - | | 5000 | ns | <sup>1.</sup> In order to achieve high cascade data transfer, please consider tr/tf timings carefully. # 4 Equivalent circuit and outputs Figure 2. OE\DM2 terminal Figure 3. LE\DM1 terminal Figure 4. CLK, SDI terminal Figure 5. SDO terminal Figure 6. Block diagram 10/33 DocID13093 Rev 7 STP16DP05 Timing diagrams ### 5 Timing diagrams Table 9. Truth table | CLOCK | LE\DM1 | OE\DM2 | SERIAL-IN | OUT0 OUT7 OUT15 | SDO | |-------|--------|--------|-----------|----------------------|---------| | 」 | Н | L | Dn | Dn Dn - 7 Dn -15 | Dn - 15 | | 」 | L | L | Dn + 1 | No change | Dn - 14 | | | Н | L | Dn + 2 | Dn + 2 Dn - 5 Dn -13 | Dn - 13 | | 7 | Х | L | Dn + 3 | Dn + 2 Dn - 5 Dn -13 | Dn - 13 | | 7 | Х | Н | Dn + 3 | OFF | Dn - 13 | Note: OUTn = ON when Dn = H OUTn = OFF when Dn = L Figure 7. Timing diagram - Note: 1 Latch and output enable are level sensitive and ARE NOT synchronized with rising-or-falling edge of CALK signal. - 2 When LE terminal is low level, the latch circuits hold previous set of data - 3 When LE terminal is at high level, the latch circuits refresh new set of data from SDI chain. - 4 When OE terminal is at low level, the output terminals Out0 to Out15 respond to data in the latch circuits, either '1' for ON or '0' for OFF - 5 When OE terminal is at high level, all output terminals will be switched OFF. Timing diagrams STP16DP05 Figure 8. Clock, serial-in, serial-out STP16DP05 Timing diagrams Figure 9. Clock, serial-in, latch, enable, outputs # **6** Typical characteristics Figure 11. Output current-R<sub>EXT</sub> resistor Table 10. Output current- $R_{\text{EXT}}$ resistor | Rext ( $\Omega$ ) | Output current (mA) | |-------------------|---------------------| | 976 | 20 | | 780 | 25 | | 652 | 30 | | 560 | 35 | | 488 | 40 | | 433 | 45 | | 389 | 50 | | 354 | 55 | | 325 | 60 | | 300 | 65 | | 278 | 70 | | 259 | 75 | | 241 | 80 | | 229 | 85 | | 215 | 90 | #### Conditions: Temperature = 25 °C, $V_{DD}$ = 3.3 V; 5.0 V, $I_{SET}$ = 3 mA; 5 mA; 10 mA; 20 mA; 50 mA; 80 mA. Figure 12. $I_{SET}$ vs drop out voltage ( $V_{drop}$ ) 800 700 600 (\mu) doup/ 500 400 300 200 Avg @ 3.0V - Avg @ 5.0V 200 100 0 0 20 40 60 80 lset mA) Table 11. I<sub>SET</sub> vs drop out voltage (V<sub>drop</sub>) | lout (mA) | Avg @ 3.0 V | Avg @ 5.0 V | |-----------|-------------|-------------| | 3 | 19.33 | 22.66 | | 5 | 36.67 | 40.33 | | 10 | 77.33 | 80 | | 20 | 158.67 | 157.33 | | 50 | 406 | 406 | | 80 | 692 | 668 | Figure 14. Power dissipation vs temperature package Note: The exposed pad should be soldered to the PBC to realize the thermal benefits. 16/33 DocID13093 Rev 7 ## 7 Detection mode functionality ### 7.1 Phase one: "entering in detection mode" From the "normal <u>mode" condition</u> the device can switch to the "error mode" by a logic sequence on the *OE\DM2* and *LE/DM1* pins as showed in the following table and diagram: Table 12. Entering in detection truth table | CLK | 1° | 2° | 3° | 4° | 5° | |--------|----|----|----|----|----| | OE/DM2 | Н | L | Н | Н | Н | | LE/DM1 | L | L | L | Н | L | Figure 15. Entering in detection timing diagram After these five CLK cycles the device goes into the "error detection mode" and at the 6<sup>th</sup> rise front of CLK the SDI data are ready for the sampling. #### 7.2 Phase two: "error detection" The 16 data bits must be set "1" in order to set ON all the outputs during the detection. The data are latched by LE/DM1 and after that the outputs are ready for the detection process. When the micro controller switches the $\overline{OE \mid DM2}$ to LOW, the device drives the LEDs in order to analyze if an OPEN or SHORT condition has occurred. Figure 16. Detection diagram The LEDs status will be detected at least in 1 microsecond and after this time the microcontroller sets $\overline{OEVDM2}$ in HIGH state and the output data detection result will go to the microprocessor via SDO. Detection mode and normal mode use both the same format data. As soon as all the detection data bits are available on the serial line, the device may go back to normal mode of operation. To re-detect the status the device must go back in normal mode and reentering in error detection mode. Figure 17. Timing example for open and/or short detection ### 7.3 Phase three: "resuming to normal mode" The sequence for re-entering in normal mode is showed in the following table and diagram: Figure 18. Resuming to normal mode timing diagram | CLK | 1° | 2° | 3° | 4° | 5° | |--------|----|----|----|----|----| | OE/DM2 | Н | L | Н | Н | Н | | LE/DM1 | L | L | L | L | L | Note: For proper device operation the "Entering in detection" sequence must be follow by a "resume mode" sequence, it is not possible to insert consecutive equal sequence. #### 7.4 Error detection conditions $V_{DD}$ = 3.3 to 5 V temperature range -40 to 125 °C **Table 13. Detection conditions** | | Open line or output short to GND detected | ==> I <sub>ODEC</sub> ≤ 0.5 x I <sub>O</sub> | No error detected | ==> I <sub>ODEC</sub> ≥ 0.5 x I <sub>O</sub> | |---|-------------------------------------------|----------------------------------------------|-------------------|----------------------------------------------| | _ | Short on LED or short to V-LED detected | ==> V <sub>O</sub> ≥ 2.4 V | No error detected | ==> V <sub>O</sub> ≤ 2.2 V | Note: Where: $I_O$ = the output current programmed by the R<sub>EXT</sub>, $I_{ODEC}$ = the detected output current in detection mode Figure 19. Detection circuit Figure 20. Error detection sequence 22/33 DocID13093 Rev 7 # 8 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark. Figure 21. QSOP-24 package dimensions Table 14. QSOP-24 mechanical data | Dim. | mm. | | | |--------|-------|-------|------| | Dilli. | Min | Тур | Max | | Α | 1.54 | 1.62 | 1.73 | | A1 | 0.1 | 0.15 | 0.25 | | A2 | | 1.47 | | | b | 0.31 | 0.2 | | | С | 0.254 | 0.17 | | | D | 8.56 | 8.66 | 8.76 | | E | 5.8 | 6 | 6.2 | | E1 | 3.8 | 3.91 | 4.01 | | е | | 0.635 | | | L | 0.4 | 0.635 | 0.89 | | h | 0.25 | 0.33 | 0.41 | | < | 8° | 0° | | A A2 A1 b C K H H PIN 1 IDENTIFICATION 1 TO47476B Figure 22. TSSOP24 package dimensions Table 15. TSSOP24 mechanical data | Dim. | mm | | | |--------|------|----------|------| | Dilli. | Min. | Тур. | Max. | | А | | | 1.1 | | A1 | 0.05 | | 0.15 | | A2 | | 0.9 | | | b | 0.19 | | 0.30 | | С | 0.09 | | 0.20 | | D | 7.7 | | 7.9 | | E | 4.3 | | 4.5 | | е | | 0.65 BSC | | | Н | 6.25 | | 6.5 | | К | 0° | | 8° | | L | 0.50 | | 0.70 | Figure 23. SO-24 package dimensions Table 16. SO-24 mechanical data | Dim. | mm. | | | |------|-----------|-------|-------| | Dim. | Min | Тур | Мах | | А | | | 2.65 | | a1 | 0.1 | | 0.2 | | a2 | | | 2.45 | | b | 0.35 | | 0.49 | | b1 | 0.23 | | 0.32 | | С | | 0.5 | | | c1 | 45°(typ.) | | | | D | 15.20 | | 15.60 | | Е | 10.00 | | 10.65 | | е | | 1.27 | | | e3 | | 13.97 | | | F | 7.40 | | 7.60 | | L | 0.50 | | 1.27 | | S | °(max.) 8 | | | Figure 24. TSSOP24 exposed pad dimensions Table 17. TSSOP24 exposed pad mechanical data | Dim. | | mm | | |------|------|------|------| | | Min. | Тур. | Max. | | А | | | 1.20 | | A1 | | | 0.15 | | A2 | 0.80 | 1.00 | 1.05 | | b | 0.19 | | 0.30 | | С | 0.09 | | 0.20 | | D | 7.70 | 7.80 | 7.90 | | D1 | 4.80 | 5.00 | 5.2 | | E | 6.20 | 6.40 | 6.60 | | E1 | 4.30 | 4.40 | 4.50 | | E2 | 3.00 | 3.20 | 3.40 | | е | | 0.65 | | | L | 0.45 | 0.60 | 0.75 | | L1 | | 1.00 | | | k | 0 | | 8 | | aaa | | | 0.10 | # 9 Packaging mechanical data Figure 25. TSSOP24, TSSOP24 exposed pad and SO-24 reel dimensions 30/33 DocID13093 Rev 7 Table 18. TSSOP24 and TSSOP24 exposed pad tape and reel mechanical data | Dim. | mm | | | |--------|------|------|------| | Dilli. | Min. | Тур. | Max. | | А | | - | 330 | | С | 12.8 | - | 13.2 | | D | 20.2 | - | | | N | 60 | - | | | Т | | - | 22.4 | | Ao | 6.8 | - | 7 | | Во | 8.2 | - | 8.4 | | Ko | 1.7 | - | 1.9 | | Po | 3.9 | - | 4.1 | | Р | 11.9 | - | 12.1 | Table 19. SO-24 tape and reel mechanical data | Dim. | mm. | | | |--------|------|-----|------| | Dilli. | Min | Тур | Max | | Α | | - | 330 | | С | 12.8 | - | 13.2 | | D | 20.2 | - | | | N | 60 | - | | | Т | | - | 30.4 | | Ao | 10.8 | - | 11.0 | | Во | 15.7 | - | 15.9 | | Ko | 2.9 | - | 3.1 | | Po | 3.9 | - | 4.1 | | Р | 11.9 | - | 12.1 | Revision history STP16DP05 # 10 Revision history 32/33 Table 20. Document revision history | Date | Revision | Changes | |-------------|----------|----------------------------------------------------------------------------------------------------------------------| | 9-Jan-2007 | 1 | First release | | 21-May-2007 | 2 | Updated Table 7 on page 7 | | 10-Jul-2007 | 3 | Updated Table 9: Truth table on page 11 | | 28-Feb-2008 | 4 | Updated Table 15: TSSOP24 exposed-pad on page 23 Added QSOP-24 package information Table 14 and Figure 21 on page 24 | | 23-Oct-2009 | 5 | Updated Figure 7 on page 11, Chapter 3 on page 7 | | 20-Jan-2010 | 6 | Updated Table 5 on page 5 | | 17-Jun-2014 | 7 | Updated Section 8: Package mechanical data. Added Section 9: Packaging mechanical data. Minor text changes. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2014 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com