Data Sheet April 25, 2013 FN3690.11 ## 64ns Sample and Hold Amplifier The HA5351 is a fast acquisition, wide bandwidth sample and hold amplifier, built with the Intersil HBC-10 BiCMOS process. This sample and hold amplifier offers a combination of desirable features; fast acquisition time (70ns to 0.01% maximum), excellent DC precision and extremely low power dissipation, making it ideal for use in systems that sample multiple signals and require low power. The HA5351 is in an open loop configuration with fully differential inputs providing flexibility for user defined feedback. In unity gain the HA5351 is completely self-contained and requires no external components. The on-chip 15pF hold capacitor is completely isolated to minimizing droop rate and reducing sensitivity to pedestal error. The HA5351 is available in 8 lead SOIC package for minimizing board space and ease of layout. ## Ordering Information | PART<br>NUMBER<br>(Note) | PART<br>MARKING | TEMP.<br>RANGE (°C) | PACKAGE<br>(Pb-free) | PKG.<br>DWG.# | |--------------------------|-----------------|---------------------|----------------------|---------------| | HA5351IBZ | 5351 IBZ | -40 to +85 | 8 Ld SOIC | M8.15 | NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. ## Functional Diagram ### **Features** | • Fast Acquisition to 0.01%70ns (Max) | |---------------------------------------------------------------------------------------------------------------------| | Low Offset Error | | Low Pedestal Error | | • Low Droop Rate 2µV/µs (Max) | | Wide Unity Gain Bandwidth 40MHz | | Low Power Dissipation | | <ul> <li>Total Harmonic Distortion (Hold Mode)72dBo</li> <li>(V<sub>IN</sub> = 5V<sub>P-P</sub> at 1MHz)</li> </ul> | - · Fully Differential Inputs - · On Chip Hold Capacitor - Pb-Free (RoHS Compliant) ## **Applications** - · Synchronous Sampling - Wide Bandwidth A/D Conversion - Deglitching - · Peak Detection - · High Speed DC Restore ## **Pinout** ## **Absolute Maximum Ratings** # Voltage Between V+ and V- Terminals ... +11V Differential Input Voltage ... 6V Voltage Between Sample and Hold Control and Ground ... +5.5V Output Current, Continuous ... ±37mA ## **Operating Conditions** ## **Thermal Information** | Thermal Resistance (Typical, Note 1) | θ <sub>JA</sub> (°C/W) | |------------------------------------------------|------------------------| | SOIC Package | 160 | | Maximum Junction Temperature (Plastic Package) | | | Maximum Storage Temperature Range | -65°C to +150°C | | Pb-Free Reflow Profilesee link below | | | | | http://www.intersil.com/pbfree/Pb-FreeReflow.asp CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. $\theta_{\mbox{\scriptsize JA}}$ is measured with the component mounted on an evaluation PC board in free air. ## **Electrical Specifications** Test Conditions: $V_{SUPPLY} = \pm 5V$ ; $C_H = Internal = 15pF$ , Digital Input: $V_{IL} = 0V$ (Sample), $V_{IH} = 4.0V$ (Hold). Non-Inverting Unity Gain Configuration (Output Tied to -Input), $C_L = 5pF$ , Unless Otherwise Specified | PARAMETER | TEST CONDITIONS | TEMP.<br>(°C) | MIN | TYP | MAX | UNITS | |----------------------------------------|----------------------------|---------------|------|------|------|-------------------| | INPUT CHARACTERISTICS | | * | | " | ' | <u>'</u> | | Input Voltage Range | | Full | -2.5 | - | +2.5 | V | | Input Resistance (Note 2) | | +25 | 100 | 500 | - | kΩ | | Input Capacitance | | +25 | - | - | 5 | pF | | Input Offset Voltage | | +25 | -2 | - | 2 | mV | | | | Full | -3.0 | - | 3.0 | mV | | Offset Voltage Temperature Coefficient | | Full | - | 15 | - | μV/°C | | Bias Current | | Full | - | 2.5 | 5 | μA | | Offset Current | | Full | -1.5 | - | +1.5 | μA | | Common Mode Range | | Full | -2.5 | - | +2.5 | V | | Common Mode Rejection Ratio | ±2.5V, Note 3 | Full | 60 | 80 | - | dB | | TRANSFER CHARACTERISTICS | , | 1 | | | | | | Large Signal Voltage Gain | V <sub>OUT</sub> = ±2.5V | +25 | 95 | 108 | - | dB | | | | Full | 85 | - | - | dB | | Unity Gain -3dB Bandwidth | | 25 | - | 40 | - | MHz | | TRANSIENT RESPONSE | | | | | 1 | | | Rise Time | 200mV Step | +25 | - | 8.5 | - | ns | | Overshoot | 200mV Step | +25 | 0 | - | 30 | % | | Slew Rate | 5V Step | Full | 88 | 105 | - | V/µs | | DIGITAL INPUT CHARACTERISTICS | | | | • | • | | | Input Voltage | V <sub>IH</sub> | +25, +85 | 2.1 | - | 5.0 | V | | | | -40 | 2.4 | - | 5.0 | V | | | V <sub>IL</sub> | Full | 0 | - | 0.8 | V | | Input Current | V <sub>IL</sub> = 0V | Full | -1.0 | - | 1.0 | μA | | | V <sub>IH</sub> = 5V | Full | -1.0 | - | 1.0 | μA | | OUTPUT CHARACTERISTICS | | 1 | | 1 | II. | 1 | | Output Voltage | $R_L = 510\Omega$ | Full | -3.0 | - | +3.0 | V | | Output Current | $R_L = 100\Omega$ | +25, +85 | 20 | 25 | - | mA | | | | -40 | 15 | - | - | mA | | Full Power Bandwidth | $5V_{P-P}, A_V = +1, -3dB$ | Full | - | 13 | - | MHz | | Output Resistance | Hold Mode | +25 | - | 0.02 | - | Ω | | Total Output Noise | Sample Mode | +25 | - | 325 | - | μV <sub>RMS</sub> | | (DC to 10MHz) | Hold Mode | +25 | = | 325 | - | μV <sub>RMS</sub> | FN3690.11 April 25, 2013 ## **Electrical Specifications** Test Conditions: $V_{SUPPLY} = \pm 5V$ ; $C_H = Internal = 15pF$ , Digital Input: $V_{IL} = 0V$ (Sample), $V_{IH} = 4.0V$ (Hold). Non-Inverting Unity Gain Configuration (Output Tied to -Input), $C_L = 5pF$ , Unless Otherwise Specified **(Continued)** | PARAMETER | TEST CONDITIONS | TEMP.<br>(°C) | MIN | TYP | MAX | UNITS | |----------------------------------------------------|-------------------------------------------------------------|---------------|-----|-----|-----|-------| | DISTORTION CHARACTERISTICS | | | | • | " | | | SAMPLE MODE | | | | | | | | Total Harmonic Distortion | $V_{IN} = 4.5V_{P-P}, f_{IN} = 100kHz$ | +25 | - | -80 | - | dBc | | | $V_{IN} = 5V_{P-P}$ , $f_{IN} = 1MHz$ | +25 | - | -74 | - | dBc | | | $V_{IN} = 1V_{P-P}$ , $f_{IN} = 10MHz$ | +25 | - | -57 | - | dBc | | Signal to Noise Ratio<br>(RMS Signal to RMS Noise) | $V_{IN} = 4.5 V_{P-P}, f_{IN} = 100 kHz$ | +25 | - | 73 | - | dB | | HOLD MODE (50% Duty Cycle S/H) | , | <u>'</u> | | 1 | • | | | Total Harmonic Distortion | $V_{IN} = 4.5V_{P-P}, f_{IN} = 100kHz, f_{S} \cong 100kHz$ | +25 | - | -78 | - | dBc | | | $V_{IN} = 5V_{P-P}, f_{IN} = 1MHz,$<br>$f_S \cong 1MHz$ | +25 | - | -72 | - | dBc | | | $V_{IN} = 1V_{P-P}$ , $f_{IN} = 10MHz$ , $f_{S} \cong 1MHz$ | +25 | - | -51 | - | dBc | | Signal to Noise Ratio<br>(RMS Signal to RMS Noise) | $V_{IN} = 4.5V_{P-P}, f_{IN} = 100kHz, f_S \cong 100kHz$ | +25 | - | 70 | - | dB | | SAMPLE AND HOLD CHARACTERISTIC | cs | * | | • | | * | | Acquisition Time | 0V to 2.0V Step to ±1mV | +25 | - | 53 | - | ns | | | 0V to 2.0V Step to 0.01% (±200μV) | +25 | - | 64 | 70 | ns | | | -2.5V to +2.5V Step to 0.01% (±500µV) | +25 | - | 90 | 100 | ns | | Droop Rate | | +25 | - | 0.3 | - | μV/μs | | | | Full | -2 | - | 2 | μV/μs | | Hold Step Error | $V_{IL} = 0V$ , $V_{IH} = 4.0V$ , $t_R = 5$ ns | Full | -10 | - | +10 | mV | | Hold Mode Settling Time | To ±1mV | +25 | - | 50 | - | ns | | Hold Mode Feedthrough | 5V <sub>P-P</sub> , 500kHz, Sine | +25 | - | 72 | - | dB | | EADT (Effective Aperture Delay Time) | | +25 | - | +1 | - | ns | | Aperture Time (Note 2) | | +25 | - | 10 | - | ns | | Aperture Uncertainty | | +25 | - | 10 | 20 | ps | | POWER SUPPLY CHARACTERISTICS | | | | | | | | Positive Supply Current | | Full | - | 20 | 22 | mA | | Negative Supply Current | | Full | - | 20 | 22 | mA | | PSRR | 10% Delta | Full | 60 | 74 | - | dB | #### NOTES: - 2. Derived from Computer Simulation only, not tested. - 3. +CMRR is measured from 0V to +2.5V, -CMRR is measured from 0V to -2.5V. ## **Typical Performance Curves** FIGURE 1. LARGE SIGNAL RESPONSE FIGURE 2. SMALL SIGNAL RESPONSE FIGURE 3. UNITY GAIN FREQUENCY RESPONSE FIGURE 4. CLOSED LOOP GAIN/PHASE $A_V = +1000$ FIGURE 5. 5V<sub>P-P</sub> FULL POWER FREQUENCY RESPONSE FIGURE 6. -3dB BANDWIDTH vs SUPPLY VOLTAGE 160 ## Typical Performance Curves (Continued) FIGURE 7. DROOP RATE vs TEMPERATURE +SLEW RATE FIGURE 9. RISE TIME vs TEMPERATURE FIGURE 10. HOLD MODE SETTLING vs TEMPERATURE FIGURE 11. PEDESTAL vs S/H CONTROL RISE TIME FIGURE 12. ACQUISITION TIME (0.01%, 0V TO 2V STEP) ## Typical Performance Curves (Continued) FIGURE 13. HOLD MODE SETTLING TIME ( $\pm 200 \mu V$ ) Die Characteristics TRANSISTOR COUNT: **SUBSTRATE POTENTIAL:** 156 V- Metallization Mask Layout HA5351 For additional products, see www.intersil.com/en/products.html Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at www.intersil.com/en/support/qualandreliability.html Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com intersil ## **Package Outline Drawing** ## M8.15 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev $\mathbf{4}, \mathbf{1/12}$ #### NOTES: - 1. Dimensioning and tolerancing per ANSI Y14.5M-1994. - Package length does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Package width does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - 4. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 5. Terminal numbers are shown for reference only. - The lead width as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. - 8. This outline conforms to JEDEC publication MS-012-AA ISSUE C.