# S-8204A Series ### BATTERY PROTECTION IC FOR 3-SERIES OR 4-SERIES CELL PACK www.sii-ic.com © SII Semiconductor Corporation, 2007-2016 Rev.3.5\_00 The S-8204A Series includes high-accuracy voltage detection circuits and delay circuits, in single use, makes it possible for users to monitor the status of 3-series or 4-series cell lithium-ion rechargeable battery. By switching the voltage level which is applied to the SEL pin, users are able to use the S-8204A Series either for 3-series or 4-series cell pack. By cascade connection using the S-8204A Series, it is also possible to protect 6-series or more cells\*1 lithium-ion rechargeable battery pack. \*1. Refer to the application note for connection examples of protection circuit for 6-series or more cells. In case of protecting 5-series cell lithium-ion rechargeable battery pack, contact our sales office. #### **■** Features · High-accuracy voltage detection function for each cell Overcharge detection voltage n (n = 1 to 4) 3.8 V to 4.6 V (50 mV step) Accuracy $\pm 25$ mV Overcharge release voltage n (n = 1 to 4) 3.6 V to 4.6 V<sup>\*1</sup> Accuracy $\pm 50$ mV Overdischarge detection voltage n (n = 1 to 4) 2.0 V to 3.0 V (100 mV step) Accuracy $\pm 80$ mV Overdischarge release voltage n (n = 1 to 4) 2.0 V to 3.4 V<sup>\*2</sup> Accuracy $\pm 100$ mV • Discharge overcurrent detection function in 3-step Discharge overcurrent detection voltage 1 0.05 V to 0.30 V (50 mV step) Accuracy $\pm 15$ mV Discharge overcurrent detection voltage 2 0.5 V (fixed) Accuracy $\pm 100$ mV Load short-circuit detection voltage 1.0 V (fixed) Accuracy $\pm 300$ mV · Charge overcurrent detection function Charge overcurrent detection voltage -0.25 V to -0.05 V (50 mV step) Accuracy ±30 mV • Settable by external capacitor; overcharge detection delay time, overdischarge detection delay time, discharge overcurrent detection delay time 1, discharge overcurrent detection delay time 2, charge overcurrent detection delay time (Load short-circuit detection delay time is internally fixed.) - Switchable between 3-series and 4-series cell by using the SEL pin - Independent charge and discharge control by the control pins High-withstand voltage Absolute maximum rating: 24 V Wide operation voltage range 2 V to 22 V • Wide operation temperature range $Ta = -40^{\circ}C$ to $+85^{\circ}C$ • Low current consumption During operation 33 $\mu$ A max. (Ta = +25°C) During power-down 0.1 $\mu$ A max. (Ta = +25°C) Lead-free, Sn 100%, halogen-free\*3 - \*1. Overcharge hysteresis voltage n (n = 1 to 4) is selectable in 0 V, or in 0.1 V to 0.4 V in 50 mV step. (Overcharge hysteresis voltage = Overcharge detection voltage Overcharge release voltage) - \*2. Overdischarge hysteresis voltage n (n = 1 to 4) is selectable in 0 V, or in 0.2 V to 0.7 V in 100 mV step. (Overdischarge hysteresis voltage = Overdischarge release voltage Overdischarge detection voltage) - \*3. Refer to "■ Product Name Structure" for details. #### Application Rechargeable lithium-ion battery pack #### ■ Package 16-Pin TSSOP ### **■** Block Diagram **Remark** Diodes in the figure are parasitic diodes. Figure 1 #### **■ Product Name Structure** #### 1. Product name - **\*1.** Refer to the tape drawing. - \*2. Refer to "3. Product name list". #### 2. Package **Table 1 Package Drawing Codes** | Package Name | | Dimension | Tape | Reel | |--------------|------------------------|--------------|--------------|--------------| | 16-Pin TSSOP | Environmental code = S | FT016-A-P-SD | FT016-A-C-SD | FT016-A-R-SD | | | Environmental code = U | FT016-A-P-SD | FT016-A-C-SD | FT016-A-R-S1 | #### 3. Product name list Table 2 | Product Name | Overcharge<br>Detection Voltage<br>[V <sub>CU</sub> ] | Overcharge<br>Release Voltage<br>[V <sub>CL</sub> ] | Overdischarge<br>Detection Voltage<br>[V <sub>DL</sub> ] | Overdischarge<br>Release Voltage<br>[V <sub>DU</sub> ] | Discharge Overcurrent Detection Voltage 1 [V <sub>DIOV1</sub> ] | Charge Overcurrent Detection Voltage [Vclov] | 0 V Battery<br>Charge Function | |-----------------|-------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------|--------------------------------| | S-8204AAB-TCT1y | $4.350 \pm 0.025 \text{V}$ | $4.150 \pm 0.050 \text{ V}$ | $2.00 \pm 0.080 \text{ V}$ | $2.70 \pm 0.100 \text{ V}$ | $0.25 \pm 0.015 V$ | $-0.10 \pm 0.030 V$ | Available | | S-8204AAC-TCT1y | $4.200 \pm 0.025 V$ | $4.100 \pm 0.050 \text{ V}$ | $2.70 \pm 0.080 \text{ V}$ | $2.90 \pm 0.100 \text{ V}$ | $0.25 \pm 0.015 V$ | $-0.25 \pm 0.030 V$ | Available | | S-8204AAD-TCT1y | $3.800 \pm 0.025 \text{V}$ | $3.600 \pm 0.050 \text{ V}$ | $2.00 \pm 0.080 \text{ V}$ | $2.30 \pm 0.100 \text{ V}$ | $0.30 \pm 0.015 \text{V}$ | $-0.25 \pm 0.030 V$ | Available | | S-8204AAE-TCT1y | $4.250 \pm 0.025 \text{V}$ | $4.050 \pm 0.050 \text{ V}$ | $2.40 \pm 0.080 \text{ V}$ | $2.70 \pm 0.100 \text{ V}$ | $0.20 \pm 0.015 V$ | $-0.15 \pm 0.030 \text{V}$ | Unavailable | | S-8204AAF-TCT1y | $4.200 \pm 0.025 \text{V}$ | $4.100 \pm 0.050 \text{ V}$ | $2.70 \pm 0.080 \text{ V}$ | $2.90 \pm 0.100 V$ | $0.10 \pm 0.015 \text{V}$ | $-0.10 \pm 0.030 \text{V}$ | Available | | S-8204AAG-TCT1y | $3.800 \pm 0.025 \text{V}$ | $3.650 \pm 0.050 \text{ V}$ | $2.20 \pm 0.080 \text{ V}$ | $2.50 \pm 0.100 V$ | $0.10 \pm 0.015 \text{V}$ | $-0.10 \pm 0.030 \text{V}$ | Available | | S-8204AAH-TCT1y | $3.800 \pm 0.025 \text{V}$ | $3.600 \pm 0.050 \text{ V}$ | $2.00 \pm 0.080 \text{ V}$ | $2.30 \pm 0.100 V$ | $0.10 \pm 0.015 \text{V}$ | $-0.05 \pm 0.030 \text{V}$ | Available | | S-8204AAI-TCT1y | $3.800 \pm 0.025 \text{V}$ | $3.600 \pm 0.050 \text{ V}$ | 2.00 ± 0.080 V | $2.30 \pm 0.100 V$ | $0.05 \pm 0.015 V$ | $-0.05 \pm 0.030 \text{V}$ | Available | | S-8204AAJ-TCT1U | $4.350 \pm 0.025 \text{V}$ | $4.150 \pm 0.050 \text{ V}$ | $2.50 \pm 0.080 \text{ V}$ | $3.00 \pm 0.100 V$ | $0.30 \pm 0.015 \text{V}$ | $-0.20 \pm 0.030 \text{V}$ | Unavailable | | S-8204AAK-TCT1U | $4.300 \pm 0.025 \text{V}$ | $4.100 \pm 0.050 \text{ V}$ | $2.30 \pm 0.080 \text{ V}$ | $2.60 \pm 0.100 \text{ V}$ | 0.15 ± 0.015 V | $-0.15 \pm 0.030 \text{V}$ | Unavailable | **Remark 1.** Please contact our sales office for products with detection voltage values other than those specified above. - 2. y: S or U - 3. Please select products of environmental code = U for Sn 100%, halogen-free products. ### ■ Pin Configuration #### 1. 16-Pin TSSOP Figure 2 Table 3 | Pin No. | Symbol | Description | |---------|-----------|-----------------------------------------------------------------------------| | 1 | COP | Connection pin of charge control FET gate (Nch open-drain output) | | 2 | VMP | Voltage detection pin between VDD pin and VMP pin | | 3 | DOP | Connection pin of discharge control FET gate (CMOS output) | | | | Voltage detection pin between VSS pin and VINI pin | | 4 | VINI | Discharge overcurrent 1 / 2 detection pin, load short-circuit detection pin | | | | Charge overcurrent detection pin | | 5 | CDT | Capacitor connection pin for delay for overdischarge detection | | 6 | CCT | Capacitor connection pin for delay for overcharge detection | | 7 | CIT | Capacitor connection pin for delay for discharge overcurrent 1 / 2, | | , | CIT | capacitor connection pin for delay for charge overcurrent detection | | | | Pin for switching 3-series or 4-series cell | | 8 | SEL | • V <sub>SS</sub> level: 3-series cell | | | | V <sub>DD</sub> level: 4-series cell | | 9 | VSS | Input pin for negative power supply, | | | | Connection pin for negative voltage of battery 4 | | 10 | VC4 | Connection pin for negative voltage of battery 4 | | 11 | VC3 | Connection pin for negative voltage of battery 3, | | | 1.00 | Connection pin for positive voltage of battery 4 | | 12 | VC2 | Connection pin for negative voltage of battery 2, | | | ļ · · · · | Connection pin for positive voltage of battery 3 | | 13 | VC1 | Connection pin for negative voltage of battery 1, | | | | Connection pin for positive voltage of battery 2 | | 14 | VDD | Input pin for positive power supply, | | 4.5 | OT! D | Connection pin for positive voltage of battery 1 | | 15 | CTLD | Discharge FET control pin | | 16 | CTLC | Charge FET control pin | ### ■ Absolute Maximum Ratings Table 4 (Ta = $+25^{\circ}$ C unless otherwise specified) | | | | (14 120 0 411000 041011100 051 | | | | |-------------------------------------------|------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--| | Item | Symbol | Applied Pin | Absolute Maximum Rating | Unit | | | | Input voltage between VDD pin and VSS pin | V <sub>DS</sub> | _ | $V_{SS}-0.3$ to $V_{SS}+24$ | V | | | | Input pin voltage | V <sub>IN</sub> | VC1, VC2, VC3, VC4,<br>CTLC, CTLD, SEL,<br>CCT, CDT, CIT, VINI | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ | ٧ | | | | VMP pin input voltage | $V_{VMP}$ | VMP | $V_{SS} - 0.3$ to $V_{SS} + 24$ | ٧ | | | | DOP pin output voltage | $V_{DOP}$ | DOP | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ | ٧ | | | | COP pin output voltage | $V_{COP}$ | COP | $V_{SS} - 0.3$ to $V_{SS} + 24$ | ٧ | | | | Dawar dissination | Б | | 400 (When not mounted on board) | mW | | | | Power dissipation | $P_{D}$ | _ | $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{DD} + 0.3$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{DD} + 0.3$ $V_{SS} - 0.3 \text{ to } V_{DD} + 0.3$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{SS} + 24$ $V_{SS} - 0.3 \text{ to } V_{S$ | | | | | Operation ambient temperature | T <sub>opr</sub> | _ | -40 to +85 | °C | | | | Storage temperature | T <sub>stg</sub> | _ | -40 to +125 | °C | | | \*1. When mounted on board [Mounted board] (1) Board size: $114.3 \text{ mm} \times 76.2 \text{ mm} \times t1.6 \text{ mm}$ (2) Board name: JEDEC STANDARD51-7 Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions. Figure 3 Power Dissipation of Package (When Mounted on Board) 3 4 4 5 5 μs ٧ ٧ $M\Omega$ $k\Omega$ (Ta = $+25^{\circ}$ C unless otherwise specified) #### **■** Electrical Characteristics #### Table 5 (1 / 2) Test Unit Item Symbol Condition Min. Typ. Max. Circuit **Detection Voltage** $V_{CUn}$ Overcharge detection voltage n 3.8 V to 4.6 V, adjustable, $V_{CUn}$ V $V_{\text{CUn}} \\$ $V_{CUn}$ 2 - 0.025 (n = 1, 2, 3, 4)50 mV step + 0.025 $V_{CLn}$ $V_{CLn}$ 3.6 V to 4.6 V. $V_{CL} \neq V_{CU}$ ٧ 2 $V_{CLn}$ +0.05-0.05Overcharge release voltage n $V_{\text{CLn}} \\$ adjustable, (n = 1, 2, 3, 4) $V_{CLn}$ $V_{CLn}$ ٧ 50 mV step $V_{CL} = V_{CU}$ 2 $V_{CLn}$ 0.025 +0.025Overdischarge detection voltage n 2.0 V to 3.0 V, adjustable, $V_{DLn}$ $V_{DIn}$ $V_{\text{DLn}} \\$ $V_{DIn}$ ٧ 2 - 0.08 +0.08(n = 1, 2, 3, 4)100 mV step $V_{\mathsf{DUn}}$ $V_{DUn}$ V 2 2.0 V to 3.4 V. $V_{DI} \neq V_{DIJ}$ $V_{DUn}$ -0.10Overdischarge release voltage n +0.10 $V_{DUn}$ adiustable. (n = 1, 2, 3, 4) $V_{DUn}$ $V_{DUn}$ 100 mV step $V_{DL} = V_{DU}$ ٧ 2 $V_{DUn}$ -0.08+0.08 $V_{DIOV1}$ Discharge overcurrent detection $V_{DIOV1}$ $V_{DIOV1}$ 0.05 V to 0.30 V, adjustable $V_{DIOV1}$ ٧ 2 voltage 1 -0.015+0.015Discharge overcurrent detection 0.4 0.5 0.6 ٧ 2 $V_{DIOV2}$ voltage 2 Load short-circuit detection voltage 0.7 1.0 1.3 V 2 $V_{SHORT}$ Charge overcurrent detection $V_{\text{CIOV}}$ $V_{\text{CIOV}}$ V 2 $V_{\text{CIOV}}$ $V_{CIOV}$ -0.25 V to −0.05 V, adjustable -0.03+0.03 voltage Ta = $0^{\circ}$ C to $50^{\circ}$ C<sup>\*3</sup> mV/°C 2 Temperature coefficient 1\*1 $T_{COE1}$ -1.00 1.0 $Ta = 0^{\circ}C \text{ to } 50^{\circ}C^{*3}$ Temperature coefficient 2<sup>\*2</sup> -0.50 mV/°C 2 0.5 $T_{COE2}$ **Delay Time Function**\*4 V1 = 4.7 V, V2 = V3 = V4 = 3.5 V CCT pin internal resistance **R**INC 6.15 8.31 10.2 $M\Omega$ 3 CDT pin internal resistance V1 = 1.5 V. V2 = V3 = V4 = 3.5 V 615 831 1020 $k\Omega$ 3 $R_{\text{IND}}$ CIT pin internal resistance 1 V1 = V2 = V3 = V4 = 3.5 V 123 166 204 3 R<sub>INI1</sub> $k\Omega$ CIT pin internal resistance 2 V1 = V2 = V3 = V4 = 3.5 V 12.3 $R_{INI2}$ 16.6 20.4 $k\Omega$ 3 $V_{\text{DS}} \\$ $V_{DS} = 15.2 \text{ V},$ $V_{DS}$ $V_{DS}$ $V_{\text{CCT}} \\$ CCT pin detection voltage ٧ 3 V1 = 4.7 V, V2 = V3 = V4 = 3.5 V $\times 0.68$ $\times 0.70$ $\times\,0.72$ $V_{DS} = 12.0 \text{ V},$ $V_{DS}$ $V_{DS}$ $V_{DS}$ CDT pin detection voltage $V_{\text{CDT}} \\$ ٧ 3 $\times 0.68$ $\times 0.72$ V1 = 1.5 V, V2 = V3 = V4 = 3.5 V $\times 0.70$ $V_{DS} = 14.0 V.$ $V_{DS}$ $V_{DS}$ $V_{DS}$ ٧ 3 CIT pin detection voltage $V_{\text{CIT}}$ V1 = V2 = V3 = V4 = 3.5 V $\times 0.68$ $\times 0.70$ $\times 0.72$ Load short-circuit detection **0 V Battery Charge Function** 0 V battery charge starting 0 V battery charge inhibition delay time charger voltage battery voltage Internal Resistance Resistance between VMP pin and VDD pin Resistance between VMP pin and VSS pin FET gate capacitance = 2000 pF 0 V battery charge function 0 V battery charge function "available" "inhibition" **t**SHORT $V_{0CHA}$ $V_{\text{0INH}}$ $R_{\text{VMD}}$ $R_{\text{VMS}}$ 100 0.4 0.5 450 300 8.0 0.7 1 900 600 1.5 1.1 1.5 1800 Table 5 (2 / 2) (Ta = $+25^{\circ}$ C unless otherwise specified) | | | | (1a - | | u | LITCH WISC 3 | <i>(</i> ( ) | |-----------------------------------------------|--------------------|------------------------------------------------------------------------|---------------------|------|---------------------|--------------|-----------------| | Item | Symbol | Condition | Min. | Тур. | Max. | Unit | Test<br>Circuit | | Input Voltage | | | | | | | | | Operation voltage between VDD pin and VSS pin | V <sub>DSOP</sub> | Fixed output voltage of DOP pin and COP pin | 2 | _ | 22 | V | 2 | | CTLC pin input voltage "H" | $V_{CTLCH}$ | V1 = V2 = V3 = V4 = 3.5 V | _ | _ | 0.91 | V | 2 | | CTLC pin input voltage "L" | V <sub>CTLCL</sub> | V1 = V2 = V3 = V4 = 3.5 V | 0.59 | _ | _ | V | 2 | | CTLD pin input voltage "H" | $V_{CTLDH}$ | V1 = V2 = V3 = V4 = 3.5 V | - | _ | 0.91 | V | 2 | | CTLD pin input voltage "L" | $V_{CTLDL}$ | V1 = V2 = V3 = V4 = 3.5 V | 0.59 | _ | _ | V | 2 | | SEL pin input voltage "H" | V <sub>SELH</sub> | V <sub>DS</sub> = 14.0 V,<br>V1 = V2 = V3 = V4 = 3.5 V | $V_{DS} \times 0.8$ | - | - | V | 2 | | SEL pin input voltage "L" | V <sub>SELL</sub> | V <sub>DS</sub> = 14.0 V,<br>V1 = V2 = V3 = V4 = 3.5 V | _ | - | $V_{DS} \times 0.2$ | V | 2 | | Input Current | | | | | | | | | Current consumption during operation | I <sub>OPE</sub> | V1 = V2 = V3 = V4 = 3.5 V | _ | 15 | 33 | μΑ | 1 | | Current consumption during power-down | I <sub>PDN</sub> | V1 = V2 = V3 = V4 = 1.5 V | - | ı | 0.1 | μΑ | 1 | | VC1 pin current | I <sub>VC1</sub> | V1 = V2 = V3 = V4 = 3.5 V | -0.3 | 0 | 0.3 | μΑ | 5 | | VC2 pin current | I <sub>VC2</sub> | V1 = V2 = V3 = V4 = 3.5 V | -0.3 | 0 | 0.3 | μΑ | 5 | | VC3 pin current | I <sub>VC3</sub> | V1 = V2 = V3 = V4 = 3.5 V | -0.3 | 0 | 0.3 | μΑ | 5 | | VC4 pin current | I <sub>VC4</sub> | V1 = V2 = V3 = V4 = 3.5 V | -6.0 | -3.0 | -0.5 | μΑ | 5 | | CTLC pin current "H" | I <sub>CTLCH</sub> | V1 = V2 = V3 = V4 = 3.5 V,<br>maximum current flowing into<br>CTLC pin | 3.0 | 10.0 | 20.0 | μА | 5 | | CTLC pin current "L" | I <sub>CTLCL</sub> | V1 = V2 = V3 = V4 = 3.5 V,<br>$V_{CTLC} = V_{SS}$ | -0.8 | -0.6 | -0.4 | μΑ | 5 | | CTLD pin current "H" | I <sub>CTLDH</sub> | V1 = V2 = V3 = V4 = 3.5 V,<br>maximum current flowing into<br>CTLD pin | 3.0 | 10.0 | 20.0 | μА | 5 | | CTLD pin current "L" | I <sub>CTLDL</sub> | V1 = V2 = V3 = V4 = 3.5 V,<br>$V_{CTLD} = V_{SS}$ | -0.8 | -0.6 | -0.4 | μΑ | 5 | | SEL pin current "H" | I <sub>SELH</sub> | V1 = V2 = V3 = V4 = 3.5 V,<br>$V_{SEL} = V_{DD}$ | _ | - | 0.1 | μΑ | 5 | | SEL pin current "L" | I <sub>SELL</sub> | V1 = V2 = V3 = V4 = 3.5 V,<br>$V_{SEL} = V_{SS}$ | -0.1 | ı | - | μΑ | 5 | | Output Current | | | | | | | | | COP pin leakage current | I <sub>COH</sub> | V <sub>COP</sub> = 22 V | _ | _ | 0.1 | μΑ | 5 | | COP pin sink current | I <sub>COL</sub> | $V_{COP} = V_{SS} + 0.5 V$ | 10 | _ | _ | μΑ | 5 | | DOP pin source current | I <sub>DOH</sub> | $V_{DOP} = V_{DD} - 0.5 V$ | 10 | _ | _ | μΑ | 5 | | DOP pin sink current | $I_{DOL}$ | $V_{DOP} = V_{SS} + 0.5 V$ | 10 | - | _ | μΑ | 5 | <sup>\*1.</sup> Voltage temperature coefficient 1: Overcharge detection voltage <sup>\*2.</sup> Voltage temperature coefficient 2: Discharge overcurrent detection voltage 1 <sup>\*3.</sup> Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production. <sup>\*4.</sup> Details of delay time function is described in "■ Operation". #### ■ Test Circuit This chapter describes how to test the S-8204A Series. In case of selecting to use it for 4-series cell battery, set SEL pin = $V_{DD}$ . For 3-series cell battery, set SEL pin = $V_{SS}$ and short between VC3 pin and VC4 pin. #### Current consumption during operation and power-down (Test circuit 1) #### 1. 1 Current consumption during operation (I<sub>OPE</sub>) The current at the VSS pin when V1 = V2 = V3 = V4 = 3.5 V and $V_{VMP} = V_{DD}$ is the current consumption during operation ( $I_{OPE}$ ). #### 1. 2 Current consumption during power-down (I<sub>PDN</sub>) The current at the VSS pin when V1 = V2 = V3 = V4 = 1.5 V and $V_{VMP} = V_{SS}$ is the current consumption during power-down ( $I_{PDN}$ ). Overcharge detection voltage, overcharge release voltage, overdischarge detection voltage, overdischarge release voltage, discharge overcurrent detection voltage 1, discharge overcurrent detection voltage 2, load short-circuit detection voltage, charge overcurrent detection voltage, CTLC pin input voltage "H", CTLC pin input voltage "L", CTLD pin input voltage "H", CTLD pin input voltage "L", SEL pin input voltage "H", SEL pin input voltage "L" (Test circuit 2) Confirm both COP pin and DOP pin are in "L" (its voltage level is $V_{DS} \times 0.1 \text{ V}$ or less) after setting $V_{VMP} = V_{SEL} = V_{DD}$ , $V_{VINI} = V_{CTLC} = V_{CTLD} = V_{SS}$ , CCT pin = Open, CDT pin = Open, CIT pin = Open, V1 = V2 = V3 = V4 = 3.5 V. (This status is referred to as initial status.) #### 2. 1 Overcharge detection voltage (V<sub>CU1</sub>), overcharge release voltage (V<sub>CL1</sub>) The overcharge detection voltage ( $V_{CU1}$ ) is a voltage at V1; when the COP pin's voltage is set to "H" (its voltage level is $V_{DS} \times 0.9$ V or more) after increasing a voltage at V1 gradually from the initial status. After that, decreasing a voltage at V1 gradually, a voltage at V1 when the COP pin's voltage is set to "L"; is the overcharge release voltage ( $V_{CL1}$ ). #### 2. 2 Overdischarge detection voltage (V<sub>DL1</sub>), overdischarge release voltage (V<sub>DU1</sub>) The overdischarge detection voltage ( $V_{DL1}$ ) is a voltage at V1; when the DOP pin's voltage is set to "H" after decreasing a voltage at V1 gradually from the initial status. After that, increasing a voltage at V1 gradually, a voltage at V1 when the DOP pin's voltage is set to "L"; is the overdischarge release voltage ( $V_{DU1}$ ). By changing the voltage at Vn (n = 2 to 4), users can define the overcharge detection voltage ( $V_{CUn}$ ), the overcharge release voltage ( $V_{DLn}$ ), the overdischarge detection voltage ( $V_{DLn}$ ), the overdischarge release voltage ( $V_{DUn}$ ) as well when n = 1. #### 2. 3 Discharge overcurrent detection voltage 1 (V<sub>DIOV1</sub>) The discharge overcurrent detection voltage 1 ( $V_{DIOV1}$ ) is the VINI pin's voltage; when the DOP pin's voltage is set to "H" after increasing the VINI pin's voltage gradually from the initial status. #### 2. 4 Discharge overcurrent detection voltage 2 (VDIOV2) The discharge overcurrent detection voltage 2 ( $V_{DIOV2}$ ) is a voltage at the VINI pin; when a flowing current from the CIT pin reaches 500 $\mu$ A or more after increasing the VINI pin's voltage gradually from the initial status. #### 2. 5 Load short-circuit detection voltage (V<sub>SHORT</sub>) The load short-circuit detection voltage ( $V_{SHORT}$ ) is the VINI pin's voltage; when the DOP pin's voltage is set to "H" after increasing the VINI pin's voltage gradually from the initial status after setting the CIT pin's voltage to the $V_{SS}$ level. #### 2. 6 Charge overcurrent detection voltage (V<sub>CIOV</sub>) The charge overcurrent detection voltage ( $V_{CIOV}$ ) is the VINI pin's voltage; when the COP pin's voltage is set to "H" after decreasing the VINI pin's voltage gradually from the initial status. #### 2. 7 CTLC pin input voltage "H" (V<sub>CTLCH</sub>), CTLC pin input voltage "L" (V<sub>CTLCL</sub>) The CTLC pin input voltage "H" ( $V_{CTLCH}$ ) is the CTLC pin's voltage; when the COP pin's voltage is set to "H" after increasing the CTLC pin's voltage gradually from the initial status. After that, decreasing the CTLC pin's voltage gradually, the CTLC pin's voltage when the COP pin's voltage is set to "L"; is the CTLC pin input voltage "L" ( $V_{CTLCL}$ ). #### 2. 8 CTLD pin input voltage "H" (V<sub>CTLDH</sub>), CTLD pin input voltage "L" (V<sub>CTLDL</sub>) The CTLD pin input voltage "H" ( $V_{CTLDH}$ ) is the CTLD pin's voltage; when the DOP pin's voltage is set to "H" after increasing the CTLD pin's voltage gradually from the initial status. After that, decreasing the CTLD pin's voltage gradually, the CTLD pin's voltage when the DOP pin's voltage is set to "L"; is the CTLD pin input voltage "L" ( $V_{CTLDL}$ ). #### 2. 9 SEL pin input voltage "H" (V<sub>SELH</sub>), SEL pin input voltage "L" (V<sub>SELL</sub>) Start from the initial status, set V4 = 0 V. Confirm the DOP pin is in "H". After that, decreasing the SEL pin's voltage gradually, the SEL pin's voltage when the DOP pin's voltage is set to "L"; is the SEL pin input voltage "L" ( $V_{SELL}$ ). After that, increasing the SEL pin's voltage gradually, the SEL pin's voltage when the DOP pin's voltage is set to "H"; is the SEL pin input voltage "H" ( $V_{SELH}$ ). #### CCT pin internal resistance, CDT pin internal resistance, CIT pin internal resistance 1, CIT pin internal resistance 2, CCT pin detection voltage, CDT pin detection voltage, CIT pin detection voltage, short circuit detection voltage delay time (Test circuit 3) Confirm both COP pin and DOP pin are in "L" after setting $V_{VMP} = V_{SEL} = V_{DD}$ , $V_{VINI} = V_{CTLC} = V_{CTLD} = CCT = CDT = CIT = V_{SS}$ , V1 = V2 = V3 = V4 = 3.5 V. (This status is referred to as initial status.) #### 3. 1 CCT pin internal resistance (R<sub>INC</sub>) The CCT pin internal resistance ( $R_{INC}$ ) is $R_{INC} = V_{DS} / I_{CCT}$ , $I_{CCT}$ is the current which flows from the CCT pin when setting V1 = 4.7 V from the initial status. #### 3. 2 CDT pin internal resistance (R<sub>IND</sub>) The CDT pin internal resistance ( $R_{IND}$ ) is $R_{IND} = V_{DS} / I_{CDT}$ , $I_{CDT}$ is the current which flows from the CDT pin when setting V1 = 1.5 V from the initial status. #### 3. 3 CIT pin internal resistance 1 (R<sub>INI1</sub>) The CIT pin internal resistance 1 ( $R_{INI1}$ ) is $R_{INI1} = V_{DS} / I_{CIT1}$ , $I_{CIT1}$ is the current which flows from the CIT pin when setting $V_{VINI} = V_{DIOV1}$ max. + 0.05 V from the initial status. #### 3. 4 CIT pin internal resistance 2 (R<sub>INI2</sub>) The CIT pin internal resistance 2 ( $R_{\text{INI2}}$ ) is $R_{\text{INI2}} = V_{\text{DS}} / I_{\text{CIT2}}$ , is the current which flows from the CIT pin when setting $V_{\text{VINI}} = V_{\text{DIOV2}}$ max. + 0.05 V from the initial status. #### 3. 5 CCT pin detection voltage (V<sub>CCT</sub>) The CCT pin detection voltage ( $V_{CCT}$ ) is the voltage at the CCT pin when the COP pin's voltage is set to "H" (voltage $V_{DS} \times 0.9$ V or more) after increasing the CCT pin's voltage gradually, after setting V1 = 4.7 V from the initial status. #### 3. 6 CDT pin detection voltage (V<sub>CDT</sub>) The CDT pin detection voltage ( $V_{CDT}$ ) is the voltage at the CDT pin when the DOP pin's voltage is set to "H" (voltage $V_{DS} \times 0.9$ V or more) after increasing the CDT pin's voltage gradually, after setting V1 = 1.5 V from the initial status. #### 3. 7 CIT pin detection voltage (V<sub>CIT</sub>) The CIT pin detection voltage ( $V_{CIT}$ ) is the voltage at the CIT pin when the DOP pin's voltage is set to "H" (voltage $V_{DS} \times 0.9 \text{ V}$ or more) after increasing the CIT pin's voltage gradually, after setting $V_{VINI} = V_{DIOV1} \text{ max.} + 0.05 \text{ V}$ from the initial status. #### 3. 8 Load short-circuit detection delay time (t<sub>SHORT</sub>) Load short-circuit detection delay time ( $t_{SHORT}$ ) is a period in which the DOP pin's voltage changes from "L" to "H" by changing the VINI pin's voltage instantaneously from the initial status to $V_{SHORT}$ max.+ 0.05 V. 4. 0 V battery charge starting charger voltage (0 V battery charge function "available"), 0 V Battery charge inhibition battery voltage (0 V battery charge function "inhibition") (Test circuit 4) According to user's selection of the function to charge 0 V battery, either function of 0 V battery charge starting charger voltage or 0 V battery charge inhibition battery voltage is applied to each product. 4. 1 0 V battery charge starting charger voltage (V<sub>OCHA</sub>) (0V battery charge function "available") In this 0 V battery charge starting charger voltage, when V1 = V2 = V3 = V4 = 0 V, $V_{VMP} = V_{0CHA}$ max., the COP pin's voltage is $V_{0CHA}$ max. – 1 V or less. 4. 2 0 V battery charge inhibition battery voltage (V<sub>0CHA</sub>) (0V battery charge function "inhibition") In this 0 V battery charge inhibition battery voltage, when V1 = V2 = V3 = V4 = $V_{0INH}$ min., $V_{VMP}$ = 22 V, the COP pin's voltage is $V_{VMP}$ – 1 V or more. 5. Resistance between VMP pin and VDD pin, resistance between VMP pin and VSS pin, VC1 pin current, VC2 pin current, VC3 pin current, VC4 pin current, CTLC pin current "H", CTLC pin current "L", CTLD pin current "H", CTLD pin current "L", SEL pin current "H", SEL pin current "L", COP pin leakage current, COP pin sink current, DOP pin source current, DOP pin sink current (Test circuit 5) Set $V_{VMP} = V_{SEL} = V_{DD}$ , $V_{VINI} = V_{CTLC} = V_{CTLD} = V_{SS}$ , V1 = V2 = V3 = V4 = 3.5 V, set other pins open. (This status is referred to as initial status.) #### 5. 1 Resistance between VMP pin and VDD pin (R<sub>VMD</sub>) The value of resistance between VMP pin and VDD pin ( $R_{VMD}$ ) can be defined by $R_{VMD} = V_{DS} / I_{VMD}$ by using the VMP pin's current ( $I_{VMD}$ ) when $V_{VINI} = 1.5$ V and $V_{VMP} = V_{SS}$ after the initial status. 5. 2 Resistance between VMP pin and VSS pin (R<sub>VMS</sub>) The value of resistance between VMP pin and VSS pin ( $R_{VMS}$ ) can be defined by $R_{VMS} = V_{DS} / I_{VMS}$ by using the VMP pin's current ( $I_{VMS}$ ) when V1 = V2 = V3 = V4 = 1.8 V after the initial status. #### 5. 3 VC1 pin current (I<sub>VC1</sub>), VC2 pin current (I<sub>VC2</sub>), VC3 pin current (I<sub>VC3</sub>), VC4 pin current (I<sub>VC4</sub>) In the initial status, each current flows in the VC1 pin, VC2 pin, VC3 pin, VC4 pin is the VC1 pin current ( $I_{VC1}$ ), the VC2 pin current ( $I_{VC2}$ ), the VC3 pin current ( $I_{VC3}$ ), the VC4 pin current ( $I_{VC4}$ ), respectively. #### 5. 4 CTLC pin current "H" (I<sub>CTLCH</sub>), CTLC pin current "L" (I<sub>CTLCL</sub>) In the initial status, the current which flows in the CTLC pin is the CTLC pin current "L" ( $I_{CTLCL}$ ). After that, increasing the CTLC pin's voltage gradually, the maximum current which flows in the CTLC pin is the CTLC pin current "H" ( $I_{CTLCH}$ ). #### 5. 5 CTLD pin current "H" (I<sub>CTLDH</sub>), CTLD pin current "L" (I<sub>CTLDL</sub>) In the initial status, a current which flows in the CTLD pin is the CTLD pin current "L" ( $I_{CTLDL}$ ). After that, increasing the CTLD pin's voltage gradually, the maximum current which flows in the CTLD pin is the CTLD pin current "H" ( $I_{CTLDH}$ ). #### 5. 6 SEL pin current "H" (I<sub>SELH</sub>), SEL pin current "L" (I<sub>SELL</sub>) In the initial status, a current which flows in the SEL pin is the SEL pin current "H" ( $I_{SELH}$ ). After that, a current which flows in the SEL pin when setting $V_{SEL} = V_{SS}$ is the SEL pin current "L" ( $I_{SELL}$ ). #### 5. 7 COP pin Leakage current (I<sub>COH</sub>), COP pin sink current (I<sub>COL</sub>) Start from the initial status, set $V_{COP} = V_{SS} + 0.5 \text{ V}$ , a current which flows in the COP pin is the COP pin sink current ( $I_{COL}$ ). After that, a current which flows in the COP pin when setting V1 = V2 = V3 = V4 = 5.5 V, $V_{COP} = V_{DD}$ is the COP pin leakage current ( $I_{COH}$ ). #### 5. 8 DOP pin source current (I<sub>DOH</sub>), DOP pin sink current (I<sub>DOL</sub>) Start from the initial status, set $V_{DOP} = V_{SS} + 0.5 \text{ V}$ , a current which flows in the DOP pin is the DOP pin sink current ( $I_{DOL}$ ). After that, a current which flows in the DOP pin when setting V1 = V2 = V3 = V4 = 1.8 V, $V_{DOP} = V_{DD} - 0.5 \text{ V}$ is the DOP pin source current ( $I_{DOH}$ ). Figure 4 Test Circuit 1 Figure 5 Test Circuit 2 Figure 6 Test Circuit 3 Figure 7 Test Circuit 4 Figure 8 Test Circuit 5 #### Operation Remark Refer to "■ Connection Example of Battery Protection IC". #### 1. Normal status In the S-8204A Series, both of COP pin and DOP pin get the $V_{SS}$ level; when the voltage of each of the batteries is in the range of overdischarge detection voltage ( $V_{DLn}$ ) to overcharge detection voltage ( $V_{CUn}$ ), and due to the discharge or charge current, the VINI pin's voltage is in the range of charge overcurrent detection voltage ( $V_{CIOV}$ ) to discharge overcurrent detection voltage 1 ( $V_{DIOV1}$ ). This is the normal status. At this time, the charge FET and the discharge FET are on. #### 2. Overcharge status In the S-8204A Series, when the voltage of one of the batteries increases to the level of more than $V_{\text{CUn}}$ , the COP pin is set in high impedance. This is the overcharge status. The COP pin is pulled up to EB+ by an external resistor so that the charge FET is turned off and it stops charging. This overcharge status is released if either condition mentioned below is satisfied; - (1) In case that the VMP pin voltage is set 39 / $40 \times V_{DS}$ or more; the voltage of each of the batteries is in the level of overcharge release voltage ( $V_{CLn}$ ) or less. - (2) In case that the VMP pin voltage is set 39 / $40 \times V_{DS}$ or less; the voltage of each of the batteries is in the level of $V_{CUn}$ or less. #### 3. Overdischarge status In the S-8204A Series, when the voltage of one of the batteries decreases to the level of less than $V_{DLn}$ , the DOP pin voltage gets the $V_{DD}$ level. This is the overdischarge status. At this time, the discharge FET is turned off and it stops discharging. This overdischarge status is released / maintained if either condition mentioned below is satisfied; - (1) To release; the VMP pin voltage is in the level of more than $V_{DD}$ , the voltage of each of the batteries is in the $V_{DLn}$ level or more. - (2) To release; the VMP pin voltage is $V_{DS}$ / 2 or more and the VMP pin voltage is in the level of less than $V_{DD}$ ; the voltage of each of the batteries is in the level of overdischarge release voltage ( $V_{DUn}$ ) or more. - (3) The VMP pin voltage is $V_{DS}$ / 2 or less, the S-8204A Series maintains the power-down function. #### 3. 1 Power-down function In the S-8204A Series, when it reaches the overdischarge status, the VMP pin is pulled down to the $V_{SS}$ level by a resistor between VMP pin and VSS pin ( $R_{VMS}$ ). If the VMP pin voltage decreases to the level of $V_{DS}$ / 2 or less, the power-down function starts to operate and almost every circuit in the S-8204A Series stops working. The power-down function is released if the following condition is satisfied. (1) The VMP pin voltage gets $V_{DS}$ / 2 or more. #### 4. Discharge overcurrent status In the S-8204A Series, in batteries in the normal status, the discharging current increases more than a certain value. As a result, if the status in which the VINI pin voltage increases to the level of $V_{DIOV1}$ or more, the DOP pin gets the $V_{DD}$ level. This is the discharge overcurrent status. At this time, the discharge control FET is turned off and it stops discharging. The S-8204A Series has three levels for discharge overcurrent detection ( $V_{DIOV1}$ , $V_{DIOV2}$ , $V_{SHORT}$ ). In the status of discharge overcurrent, the COP pin is set in high impedance. The VMP pin is pulled up to the $V_{DD}$ level by a resistor between VMP pin and VDD pin ( $R_{VMD}$ ). The S-8204A Series' operations against discharge overcurrent detection voltage 2 ( $V_{DIOV2}$ ) and load short-circuit detection voltage ( $V_{SHORT}$ ) are as well in $V_{DIOV1}$ . The discharge overcurrent status is released if the following condition is satisfied. (1) The VMP pin voltage gets $V_{DS} - 1.2 \text{ V (typ.)}$ or more. #### 5. Charge overcurrent status In the S-8204A Series, in batteries in the normal status, the charge current increases more than a certain value. As a result, if the status in which the VINI pin voltage decreases to the level of $V_{\text{CIOV}}$ or less, the COP pin is set in high impedance. This is the charge overcurrent status. At this time, the charge control FET is turned off and it stops charging. In this charge overcurrent status, the VMP pin is pulled up to the $V_{DD}$ level by $R_{VMD}$ . Also in the overdischarge status, the function of charge overcurrent detection works. The charge overcurrent status is released if the following condition is satisfied. (1) The VMP pin voltage gets $V_{DS}$ or less. #### 6. 0 V battery charge function In the S-8204A Series, regarding how to charge a discharged battery (0 V battery), users are able to select either function mentioned below. - (1) Allow to charge a 0 V battery (enable to charge a 0 V battery) - A 0 V battery is charged; - when the voltage of a charger is 0 V battery starting charger voltage ( $V_{\text{0CHA}}$ ) or more. - (2) Inhibit charging a 0 V battery (unable to charge a 0 V battery) - A 0 V battery is not charged; - when the voltage of a charger is 0 V battery charge inhibition battery voltage (V<sub>OINH</sub>) or less. Caution When the VDD pin voltage is less than the minimum value of operation voltage between VDD pin and VSS pin (V<sub>DSOP</sub>), the operation of the S-8204A Series is not assured. #### 7. Delay time setting In the S-8204A Series, users are able to set delay time for the period; from detecting the voltage of one of the batteries or detecting changes in the voltage at the VINI pin, to the output to the COP pin, DOP pin. Each delay time is determined by a resistor in the S-8204A Series and an external capacitor. In the overchage detection, when the voltage of one of the batteries gets $V_{\text{CUn}}$ or more, the S-8204 starts charging to the CCT pin's capacitor ( $C_{\text{CCT}}$ ) via the CCT pin's internal resistor ( $R_{\text{INC}}$ ). After a certain period, the COP pin is set in high impedance if the voltage at the CCT pin reaches the CCT pin detection voltage ( $V_{\text{CCT}}$ ). This period is overcharge detection delay time ( $t_{\text{CU}}$ ). $t_{CU}$ is calculated using the following equation ( $V_{DS} = V1 + V2 + V3 + V4$ ). ``` \begin{split} t_{\text{CU}}\left[s\right] &= -\text{ln}\left(1 - V_{\text{CCT}} / V_{\text{DS}}\right) \times C_{\text{CCT}}\left[\mu F\right] \times R_{\text{INC}}\left[M\Omega\right] \\ &= -\text{ln}\left(1 - 0.7 \text{ (typ.)}\right) \times C_{\text{CCT}}\left[\mu F\right] \times 8.31 \text{ [}M\Omega\text{] (typ.)} \\ &= 10.0 \text{ [}M\Omega\text{] (typ.)} \times C_{\text{CCT}}\left[\mu F\right] \end{split} ``` Overdischarge detection delay time ( $t_{DL}$ ), discharge overcurrent detection delay time 1 ( $t_{DIOV1}$ ), discharge overcurrent detection delay time 2 ( $t_{DIOV2}$ ), charge overcurrent detection delay time ( $t_{CIOV}$ ) are calculated using the following equations as well. ``` \begin{split} t_{\text{DL}}\left[\text{ms}\right] &= -\text{ln} \; (1 - V_{\text{CDT}} \, / \, V_{\text{DS}}) \times C_{\text{CDT}}\left[\mu F\right] \times R_{\text{IND}}\left[k\Omega\right] \\ t_{\text{DIOV1}}\left[\text{ms}\right] &= -\text{ln} \; (1 - V_{\text{CIT}} \, / \, V_{\text{DS}}) \times C_{\text{CIT}}\left[\mu F\right] \times R_{\text{INI1}}\left[k\Omega\right] \\ t_{\text{DIOV2}}\left[\text{ms}\right] &= -\text{ln} \; (1 - V_{\text{CIT}} \, / \, V_{\text{DS}}) \times C_{\text{CIT}}\left[\mu F\right] \times R_{\text{INI2}}\left[k\Omega\right] \\ t_{\text{CIOV}}\left[\text{ms}\right] &= -\text{ln} \; (1 - V_{\text{CIT}} \, / \, V_{\text{DS}}) \times C_{\text{CIT}}\left[\mu F\right] \times R_{\text{INI1}}\left[k\Omega\right] \end{split} ``` In case $C_{CCT} = C_{CDT} = C_{CIT} = 0.1$ [ $\mu$ F], each delay time $t_{CU}$ , $t_{DL}$ , $t_{DIOV1}$ , $t_{DIOV2}$ , $t_{CIOV}$ is calculated as follows. ``` \begin{array}{l} t_{\text{CU}}\left[s\right] = 10.0 \; [M\Omega] \; (typ.) \times 0.1 \; [\mu\text{F}] = 1.0 \; [s] \; (typ.) \\ t_{\text{DL}}\left[ms\right] = 1000 \; [k\Omega] \; (typ.) \times 0.1 \; [\mu\text{F}] = 100 \; [ms] \; (typ.) \\ t_{\text{DIOV1}}\left[ms\right] = 200 \; [k\Omega] \; (typ.) \times 0.1 \; [\mu\text{F}] = 20 \; [ms] \; (typ.) \\ t_{\text{DIOV2}}\left[ms\right] = 20 \; [k\Omega] \; (typ.) \times 0.1 \; [\mu\text{F}] = 2.0 \; [ms] \; (typ.) \\ t_{\text{CIOV}}\left[ms\right] = 200 \; [k\Omega] \; (typ.) \times 0.1 \; [\mu\text{F}] = 20 \; [ms] \; (typ.) \\ \end{array} ``` Load short-circuit detection delay time ( $t_{\text{SHORT}}$ ) is fixed internally. #### 8. CTLC pin and CTLD pin The S-8204A Series has two pins to control output voltage. The CTLC pin controls the output voltage from the COP pin, the CTLD pin controls the output voltage from the DOP pin. Thus it is possible for users to control the output voltages from the COP pin and DOP pin independently. These controls precede the battery protection circuit. Table 6 Conditions Set by CTLC Pin | CTLC Pin | COP Pin | |-------------------|-----------------| | "H" <sup>*1</sup> | "High-Z" | | Open*2 | "High-Z" | | "L" <sup>*3</sup> | Normal status*4 | <sup>\*1. &</sup>quot;H"; CTLC $\geq$ V<sub>CTLCH</sub> Table 7 Conditions Set by CTLD Pin | CTLD Pin | DOP Pin | |-------------------|-----------------------| | "H" <sup>*1</sup> | V <sub>DD</sub> level | | Open*2 | V <sub>DD</sub> level | | "L" <sup>*3</sup> | Normal status*3 | <sup>\*1. &</sup>quot;H"; CTLD ≥ V<sub>CTLDH</sub> Caution Note that when the power supply fluctuates, unexpected behavior might occur if an electrical potential is generated between the potentials of "L" level input to the CTLC pin / CTLD pin and IC's V<sub>SS</sub> by external filters R<sub>VSS</sub> and C<sub>VSS</sub>. **<sup>\*2.</sup>** Pulled up by I<sub>CTLCL</sub> <sup>\*3. &</sup>quot;L"; CTLC $\leq$ V<sub>CTLCL</sub> <sup>\*4.</sup> The status is controlled by the voltage detection circuit. <sup>\*2.</sup> Pulled up by I<sub>CTLDL</sub> <sup>\*3. &</sup>quot;L"; $CTLD \le V_{CTLDL}$ <sup>\*4.</sup> The status is controlled by the voltage detection circuit. #### 9. SEL pin The S-8204A Series has a pin to switch-control the protection for 3-cell or 4-cell battery. The overdischarge detection for V4-cell is inhibited by setting the SEL pin "L", so that short-circuiting the V4 cell does not allow the overdischarge detection. This setting makes it possible to use the S-8204A Series for 3-cell protection. The SEL pin precedes the battery protection circuit. Be sure to use the SEL pin in "H" or "L". Table 8 Protect Conditions Set by SEL Pin | SEL Pin | Condition | |-------------------|-------------------| | "H" <sup>*1</sup> | 4-cell protection | | Open | Indefinite | | "L" <sup>*2</sup> | 3-cell protection | <sup>\*1. &</sup>quot;H"; SEL ≥ V<sub>SELH</sub> In cascade connection, it is possible to use the S-8204A Series for protecting 6-cell, 7-cell or 8-cell battery by combining the electrical level of SEL pin. Table 9 Conditions Set by SEL Pin in Cascade Connection | SEL pin in S-8204A (1) | SEL pin in S-8204A (2) | Condition | |------------------------|------------------------|--------------------------| | "L" <sup>1</sup> | "L" <sup>*1</sup> | 6-series cell protection | | "L"*1 | "H" <sup>2</sup> | 7-series cell protection | | "H" <sup>*2</sup> | "H" <sup>*2</sup> | 8-series cell protection | **<sup>\*1.</sup>** "L"; SEL ≤ V<sub>SELL</sub> **<sup>\*2.</sup>** "L"; SEL ≤ V<sub>SELL</sub> <sup>\*2. &</sup>quot;H"; SEL ≥ V<sub>SELH</sub> ### ■ Timing Chart (Circuits in Figure 12, Figure 13) 1. Overcharge detection and overdischarge detection - \*1. (1): Normal status - (2): Overcharge status - (3): Overdischarge status - (4): Power-down status **Remark** The charger is assumed to charge with a constant current. V<sub>EB+</sub> indicates the open voltage of the charger. Figure 9 #### 2. Discharge overcurrent detection \*1. (1): Normal status (2): Discharge overcurrent status **Remark** The charger is assumed to charge with a constant current. $V_{EB+}$ indicates the open voltage of the charger. Figure 10 #### 3. Charge overcurrent detection - \*1. (1): Normal status - (2): Charge overcurrent status - (3): Overdischarge status - (4): Power-down status **Remark** The charger is assumed to charge with a constant current. $V_{EB+}$ indicates the open voltage of the charger. Figure 11 ### ■ Connection Examples of Battery Protection IC #### 1. 3-series cell Figure 12 #### 2. 4-series cell Figure 13 | Symbol | Min. | Тур. | Max. | Unit | |--------------------------------|------|------|------|-----------| | R <sub>VC1</sub> *1 | 0.51 | 1 | 1 | kΩ | | R <sub>VC2</sub> *1 | 0.51 | 1 | 1 | kΩ | | R <sub>VC3</sub> *1 | 0.51 | 1 | 1 | kΩ | | R <sub>VC4</sub> *1 | 0.51 | 1 | 1 | kΩ | | R <sub>DOP</sub> | 2 | 5.1 | 10 | kΩ | | $R_{COP}$ | 0.1 | 1 | 1 | MΩ | | $R_{VMP}$ | 1 | 5.1 | 10 | kΩ | | R <sub>CTLC</sub> | 1 | 1 | 10 | kΩ | | R <sub>CTLD</sub> | 1 | 1 | 10 | kΩ | | R <sub>VINI</sub> | 1 | 1 | 10 | kΩ | | R <sub>SEL</sub> | 1 | 1 | 100 | kΩ | | R <sub>SENSE</sub> | 0 | П | _ | $m\Omega$ | | R <sub>VSS</sub> *1 | 22 | 47 | 100 | Ω | | C <sub>VC1</sub> *1 | 0 | 47 | 100 | nF | | C <sub>VC2</sub> *1 | 0 | 47 | 100 | nF | | C <sub>VC3</sub> *1 | 0 | 47 | 100 | nF | | C <sub>VC4</sub> *1 | 0 | 47 | 100 | nF | | $C_{CCT}$ | 0.01 | 0.1 | _ | μF | | $C_{CDT}$ | 0.01 | 0.1 | | μF | | $C_CIT$ | 0.01 | 0.1 | _ | μF | | C <sub>VSS</sub> <sup>*1</sup> | 0 | 1 | 2.2 | μF | | Pch FET1 | _ | - | _ | | | Pch FET2 | | _ | _ | | Table 10 Constants for External Components (Circuits in Figure 12, Figure 13) #### Caution 1. The above constants may be changed without notice. - 2. It is recommended that filter constants between VDD pin and VSS pin should be set approximately to 47 $\mu$ F $\bullet$ $\Omega$ . - e.g., $C_{VSS} \times R_{VSS} = 1.0 \ \mu\text{F} \times 47 \ \Omega = 47 \ \mu\text{F} \bullet \Omega$ - Sufficient evaluation of transient power supply fluctuation and overcurrent protection function with the actual application is needed to determine the proper constants. Contact our sales office in case the constants should be set to other than 47 $\mu$ F $\Omega$ . - 3. It has not been confirmed whether the operation is normal in circuits other than the above example of connection. In addition, the example of connection shown above and the constants do not guarantee proper operation. Perform thorough evaluation using an actual application to set the constant. <sup>\*1.</sup> Set up a filter constant to be $R_{VSS} \times C_{VSS} = 47 \ \mu F \bullet \Omega$ and to be $R_{VC1} \times C_{VC1} = R_{VC2} \times C_{VC2} = R_{VC3} \times C_{VC3} = R_{VC4} \times C_{VC4} = R_{VSS} \times C_{VSS}$ . #### 3. 7-Series Cell Figure 14 Caution 1. It is recommended that filter constants between VDD pin and VSS pin should be set approximately to 47 $\mu\text{F}$ $\bullet$ $\Omega.$ e.g., $C_{VSS} \times R_{VSS} = 1.0 \ \mu\text{F} \times 47 \ \Omega = 47 \ \mu\text{F} \bullet \Omega$ Sufficient evaluation of transient power supply fluctuation and overcurrent protection function with the actual application is needed to determine the proper constants. Contact our sales office in case the constants should be set to other than 47 $\mu$ F $\bullet$ $\Omega$ . 2. It has not been confirmed whether the operation is normal in circuits other than the above example of connection. In addition, the example of connection shown above and the constants do not guarantee proper operation. Perform thorough evaluation using an actual application to set the constants. **Remark** Refer to the application note for constants of each external component. #### ■ Precautions - The application conditions for the input voltage, output voltage, and load current should not exceed the package power dissipation. - Batteries can be connected in any order; however, there may be cases when discharging cannot be performed when a battery is connected. In such a case, short the VMP pin and VDD pin or connect the battery charger to return the IC to the normal mode. - If both an overcharge battery and an overdischarge battery are included among the whole batteries, the condition is set in overcharge status and overdischarge status. Therefore either charging or discharging is impossible. - Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit. - SII Semiconductor Corporation claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party. ### ■ Characteristics (Typical Data) #### 1. Current consumption 1. 1 I<sub>OPE</sub> vs. V<sub>DS</sub> 1. 2 I<sub>OPE</sub> vs. Ta 1. 3 $I_{PDN}$ vs. $V_{DS}$ 1. 4 I<sub>PDN</sub> vs. Ta # 2. Overcharge detection / release voltage, overdischarge detection / release voltage, overcurrent detection voltage 2. 1 V<sub>CU</sub> vs. Ta 2. 2 V<sub>CL</sub> vs. Ta 2. 3 V<sub>DU</sub> vs. Ta 2. 4 V<sub>DL</sub> vs. Ta 2. 5 $V_{\text{DIOV1}}$ vs. $V_{\text{DS}}$ 2. 6 $V_{\text{DIOV1}}$ vs. Ta 2. 7 $V_{DIOV2}$ vs. $V_{DS}$ 2. 8 V<sub>DIOV2</sub> vs. Ta 2. 9 V<sub>SHORT</sub> vs. V<sub>DS</sub> 2. 10 V<sub>SHORT</sub> vs. Ta 2. 11 $V_{CIOV}$ vs. $V_{DS}$ 2. 12 $V_{\text{CIOV}}$ vs. Ta 3. CCT pin internal resistance / detection voltage, CDT pin internal resistance / detection voltage, CIT pin internal resistance / detection voltage and load short-circuit detection delay time 3.1 R<sub>INC</sub> vs. Ta 3. 2 $V_{CCT}$ vs. Ta $(V_{DS} = 15.2 \text{ V})$ 3. 3 R<sub>IND</sub> vs. Ta 3. 4 $V_{CDT}$ vs. Ta ( $V_{DS} = 12.0 \text{ V}$ ) 3. 5 R<sub>INI1</sub> vs. Ta 3. 6 $V_{CIT}$ vs. Ta $(V_{DS} = 14.0 \text{ V})$ 3. 7 R<sub>INI2</sub> vs. Ta 3.8 $t_{\text{SHORT}}$ vs. Ta #### 4. COP pin / DOP pin ### 4. 1 $I_{COH}$ vs. $V_{COP}$ ### 4. 2 I<sub>COL</sub> vs. V<sub>COP</sub> 4. 3 I<sub>DOH</sub> vs. V<sub>DOP</sub> 4. 4 I<sub>DOL</sub> vs. V<sub>DOP</sub> # No. FT016-A-P-SD-1.2 | TITLE | TSSOP16-A-PKG Dimensions | | |-------------------------------|--------------------------|--| | No. | FT016-A-P-SD-1.2 | | | ANGLE | $\oplus \ominus$ | | | UNIT | mm | | | | | | | | | | | | | | | SII Semiconductor Corporation | | | Feed direction ### No. FT016-A-C-SD-1.1 | TITLE | TSSOP16-A-Carrier Tape | | |-------------------------------|------------------------|--| | No. | FT016-A-C-SD-1.1 | | | ANGLE | | | | UNIT | mm | | | | | | | | | | | | | | | SII Semiconductor Corporation | | | ### Enlarged drawing in the central part # No. FT016-A-R-SD-2.0 | TITLE | TSSOP16-A- Reel | | | | |-------------------------------|------------------|------|-------|--| | No. | FT016-A-R-SD-2.0 | | | | | ANGLE | | QTY. | 2,000 | | | UNIT | mm | • | | | | | | | | | | | | | | | | | | | | | | SII Semiconductor Corporation | | | | | # Enlarged drawing in the central part # No. FT016-A-R-S1-1.0 | TITLE | TSSOP16-A- Reel | | | | |-------------------------------|------------------|------|-------|--| | No. | FT016-A-R-S1-1.0 | | | | | ANGLE | | QTY. | 4,000 | | | UNIT | mm | | | | | | | | | | | | | | | | | | | | | | | SII Semiconductor Corporation | | | | | ### **Disclaimers (Handling Precautions)** - 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice. - 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design. - SII Semiconductor Corporation is not responsible for damages caused by the reasons other than the products or infringement of third-party intellectual property rights and any other rights due to the use of the information described herein. - 3. SII Semiconductor Corporation is not responsible for damages caused by the incorrect information described herein. - 4. Take care to use the products described herein within their specified ranges. Pay special attention to the absolute maximum ratings, operation voltage range and electrical characteristics, etc. - SII Semiconductor Corporation is not responsible for damages caused by failures and/or accidents, etc. that occur due to the use of products outside their specified ranges. - 5. When using the products described herein, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use. - 6. When exporting the products described herein, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures. - 7. The products described herein must not be used or provided (exported) for the purposes of the development of weapons of mass destruction or military use. SII Semiconductor Corporation is not responsible for any provision (export) to those whose purpose is to develop, manufacture, use or store nuclear, biological or chemical weapons, missiles, or other military use. - 8. The products described herein are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses. Do not use those products without the prior written permission of SII Semiconductor Corporation. Especially, the products described herein cannot be used for life support devices, devices implanted in the human body and devices that directly affect human life, etc. - Prior consultation with our sales office is required when considering the above uses. - SII Semiconductor Corporation is not responsible for damages caused by unauthorized or unspecified use of our products. - 9. Semiconductor products may fail or malfunction with some probability. - The user of these products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction. - The entire system must be sufficiently evaluated and applied on customer's own responsibility. - 10. The products described herein are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use. - 11. The products described herein do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Take care when handling these with the bare hands to prevent injuries, etc. - 12. When disposing of the products described herein, comply with the laws and ordinances of the country or region where they are used. - 13. The information described herein contains copyright information and know-how of SII Semiconductor Corporation. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to SII Semiconductor Corporation or a third party. Reproduction or copying of the information described herein for the purpose of disclosing it to a third-party without the express permission of SII Semiconductor Corporation is strictly prohibited. - 14. For more details on the information described herein, contact our sales office. 1.0-2016.01