## 4 Mbit 3.3 Volt-only Firmware Hub/LPC Flash Memory **SEPTEMBER 2013** ## **FEATURES** ## • Single Power Supply Operation - Low voltage range: 3.0 V - 3.6 V #### Standard Intel Firmware Hub/LPC Interface - Read compatible to Intel<sup>®</sup> 82802 Firmware Hub devices - Conforms to Intel LPC Interface Specification Revision 1.1 ## Memory Configuration - IS49FL004: 512K x 8 (4 Mbit) #### Cost Effective Sector/Block Architecture IS49FL004: One hundred and twenty-eight uniform 4 Kbyte sectors, or eight uniform 64 Kbyte blocks (sector group) ## Top Boot Block - IS49FL004: 64 Kbyte top Boot Block ## Automatic Erase and Program Operation - Build-in automatic program verification for extended product endurance - Typical 25 µs/byte programming time - Typical 50 ms sector/block/chip erase time ## • Two Configurable Interfaces - In-System hardware interface: Auto detection of Firmware Hub (FWH) or Low Pin Count (LPC) memory cycle for in-system read and write operations - Address/Address-Multiplexed (A/A Mux) interface for programming on EPROM Programmers during manufacturing # Firmware HUB (FWH)/Low Pin Count (LPC) Mode - 33 MHz synchronous operation with PCI bus - 5-signal communication interface for in-system read and write operations - Standard SDP Command Set - Data# Polling and Toggle Bit features - Register-based read and write protection for each block (FWH mode only) - 4 ID pins for multiple Flash chips selection (FWH mode only) - 5 GPI pins for General Purpose Input Register - TBL# pin for hardware write protection to Boot Block - WP# pin for hardware write protection to whole memory array except Boot Block # Address/Address Multiplexed (A/A Mux) Mode - 11-pin multiplexed address and 8-pin data I/O interface - Supports fast programming on EPROM programmers - Standard SDP Command Set - Data# Polling and Toggle Bit features #### Lower Power Consumption - Typical 2 mA active read current - Typical 7 mA program/erase current #### High Product Endurance - Guarantee 100,000 program/erase cycles per single sector (preliminary) - Minimum 20 years data retention ## Compatible Pin-out and Packaging - 32-pin (8 mm x 14 mm) VSOP - 32-pin PLCC - Hardware Data Protection ## GENERAL DESCRIPTION The IS49FL004 is 4 Mbit 3.3 Volt-only Flash Memories used as BIOS in PCs and Notebooks. These devices are designed to use a single low voltage, ranging from 3.0 Volt to 3.6 Volt, power supply to perform insystem or off-system read, erase and program operations. The 12.0 Volt V<sub>pp</sub> power supply are not required for the program and erase operations of devices. The devices conform to Intel® Low Pin Count (LPC) Interface specification revision 1.1 and also read-compatible with Intel 82802 Firmware Hub (FWH) for most PC and Notebook applications. The IS49FL004 support two configurable interfaces: In-system hardware interface which can automatic de-tect the FWH or LPC memory cycle for in-system read and write operations, and Address/Address Multiplexed (A/ A Mux) interface for fast manufacturing on EPROM Programmers. These devices are designed to work with both Intel Family chipset and Non-Intel Family Chipset platforms, it will provide PC and Notebook manufacturers great flexibility and simplicity for design, procurement, and material inventory. The memory array of IS49FL004 is divided into uniform 4 Kbyte sectors, or uniform 64 Kbyte blocks (sector group consists of sixteen adjecent sectors). The sector or block erase feature allows users to flexibly erase a memory area as small as 4 Kbyte or as large as 64 Kbyte by one single erase operation without affecting the data in others. The chip erase feature allows the whole memory to be erased in one single erase operation. The devices can be programmed on a byte-by-byte basis after performing the erase opera-tion. The program operation of IS49FL004 is executed by issuing the program command code into command register. The internal control logic automatically handles the programming voltage ramp-up and timing. The erase operation of the devices is executed by issuing the sector, block, or chip erase command code into command register. The internal control logic automatically handles the erase voltage ramp-up and timing. The preprogramming on the array which has not been programmed is not required before an erase operation. The devices offer Data# Polling and Toggle Bit functions in FWH/LPC and A/A Mux modes, the progress or completion of program and erase operations can be detected by reading the Data# Polling on I/O7 or Toggle Bit on I/O6. The IS49FL004 has a 64 Kbyte top boot block. The boot block can be write protected by a hardware method controlled by the TBL# pin or a register-based protection turned on/off by the Block Locking Registers (FWH mode only). The rest of blocks except boot block in the devices also can be write protected by WP# pin or Block Locking Registers (FWH mode only). The IS49FL004 are manufactured on pFLASH™'s advanced nonvolatile technology. The devices are offered in 32-pin VSOP and PLCC packages with optional environmental friendly Halogen-free package. # **CONNECTION DIAGRAMS** 32-PIN PLCC | FWH | LPC | A/A Mux | | | A/A Mux | LPC | FWH | |----------|----------|----------|-----|----|---------|---------|-------| | NC | NC | NC | 1 0 | 32 | OE# | INIT# | INIT# | | NC | NC | NC | 2 | 31 | WE# | LFRAME# | FWH4 | | NC | NC | NC | 3 | 30 | NC | NC | NC | | GND | GND | GND | 4 | 29 | I/O7 | RES | RES | | IC | IC | IC | 5 | 28 | 1/06 | RES | RES | | GPI4 | GPI4 | A10 | 6 | 27 | I/O5 | RES | RES | | CLK | CLK | R/C# | 7 | 26 | I/O4 | RES | RES | | $V_{cc}$ | $V_{cc}$ | $V_{cc}$ | 8 | 25 | I/O3 | LAD3 | FWH3 | | NC | ŇČ | NČ | 9 | 24 | GND | GND | GND | | RST# | RST# | RST# | 10 | 23 | I/O2 | LAD2 | FWH2 | | GPI3 | GPI3 | A9 | 11 | 22 | I/O1 | LAD1 | FWH1 | | GPI2 | GPI2 | A8 | 12 | 21 | I/O0 | LAD0 | FWH0 | | GPI1 | GPI1 | A7 | 13 | 20 | A0 | RES | ID0 | | GPI0 | GPI0 | A6 | 14 | 19 | A1 | RES | ID1 | | WP# | WP# | A5 | 15 | 18 | A2 | RES | ID2 | | TBL# | TBL# | A4 | 16 | 17 | А3 | RES | ID3 | 32-PIN (8mm x 14mm) VSOP # **PIN DESCRIPTIONS** | | | ı | nterfac | е | | | | |-----------------|------|------------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | SYMBOL | TYPE | PP FWH LPC | | LPC | DESCRIPTION | | | | A[10:0] | I | Х | | | Address Inputs: For inputing the multiplex addresses and commands in PP mode. Row and column addresses are latched during a read or write cycle controlled by R/C# pin. | | | | R/C# | I | X | | | Row/Column Select: To indicate the row or column address in PP mode. When this pin goes low, the row address is latched. When this pin goes high, the column address is latched. | | | | I/O[7:0] | I/O | X | | | Data Inputs/Outputs: Used for A/A Mux mode only, to input command/data during write operation and to output data during read operation. The data pins float to tri-state when OE# is disabled. | | | | WE# | I | Х | | | Write Enable: Activate the device for write operation. WE# is active low. | | | | OE# | I | X | | | Output Enable: Control the device's output buffers during a read cycle. OE# is active low. | | | | IC | I | X | х | x | Interface Configuration Select: This pin determines which mode is selected. When pulls high, the device enters into A/A Mux mode. When pulls low, FW H/LPC mode is selected. This pin must be setup during power-up or system reset, and stays no change during operation. This pin is internally pulled down with a resistor between 20-100 K | | | | RST# | ı | Х | Х | Х | Reset: To reset the operation of the device and return to standby mode. | | | | INIT# | 1 | | Х | Х | Initialize: This is a second reset pin for in-system use. INIT# or RST# pin pulls low will initiate a device reset. | | | | GP [4:0] | 1 | | х | x | FWH/LPC General Purpose Inputs: Used to set the GPI_REG for system design purpose only. The value of GPI_REG can be read through FWH interface. These pins should be set at desired state before the start of the PCI clock cycle for read operation and should remain no change until the end of the read cycle. Unused GPI pins must not be floated. | | | | TBL# | I | | Х | х | Top Block Lock: When pulls low, it enables the hardware write protection for top boot block. When pulls high, it disables the hardware write protection. | | | | WP# | I | | х | х | Write Protect: When pulls low, it enables the hardware write protection to the memory array except the top boot block. When pulls high, it disables hardware write protection. | | | | FW H[3:0] | I/O | | Х | | FWH Address and Data: The major I/O pins for transmitting data, addresses and command code in FWH mode. | | | | FW H4 | I | | Х | | FWH Input: To indicate the start of a FWH memory cycle operation. Also used to abort a FHW memory cycle in progress. | | | | LAD[3:0] | I/O | | | Х | LPC Address and Data: The major I/O pins for transmitting data, addresses and command code in LPC mode. | | | | LFRAME# | I | | | Х | LPC Frame: To indicate the start of a LPC memory cycle operation. Also used to abort a LPC memory cycle in progress. | | | | CLK | I | | Х | Х | FWH/LPC Clock: To provide a synchronous clock for FWH and LPC mode operations. | | | | ID [3:0] | I | | X | | Identification Inputs: These four pins are part of the mechanism that allows multiple FWH devices to be attached to the same bus. The strapping of these pins is used to identify the component. The boot device must have ID[3:0] = 0000b and it is recommended that all subsequent devices should use sequential up-count strapping. These pins are internally pulled-down with a resistor between 20-100 K | | | | V <sub>cc</sub> | | Х | Х | Х | Device Power Supply | | | | GND | | Χ | Х | Х | Ground | | | | NC | | Χ | Χ | Х | No Connection | | | | RES | | | X | Х | Reserved: Reserved function pins for future use. | | | Note: I = Input, O = Output ## **DEVICE OPERATION** #### **MODE SELECTION** The IS49FL004 can operate in two configurable interfaces: The In-System Hardware interface and Address/Address Multiplexed (A/A Mux) interface controlled by IC pin. If the IC pin is set to logic high ( $V_{IH}$ ), the devices enter into A/A Mux interface mode. If the IC pin is set logic low ( $V_{IL}$ ), the devices will be in in-system hardware interface mode. During the in-system hardware interface mode, the devices can automatically detect the Firmware Hub (FWH) or Low Pin Count (LPC) memory cycle sent from host system and response to the command accordingly. The IC pin must be setup during power-up or system reset, and stays no change during device operation. When working in-system, typically on a PC or Notebook, the IS49FL004 are connected to the host system through a 5-pin communication interface operated based on a 33-MHz synchronous clock. The 5-pin interface is defined as FWH[3:0] and FWH4 pins under FWH mode or as LAD[3:0] and LFRAME# pins under LPC mode for easy understanding as to those existing compatible products. When working off-system, typically on a EPROM Programmer, the devices are operated through 11-pin multiplexed address - A[10:0] and 8-pin data I/O - I/O[7:0] interfaces. The memory addresses of devices are input through two bus cycles as row and column addresses controlled by a R/C# pin. #### PRODUCT IDENTIFICATION The product identification mode can be used to read the Manufacturer ID and the Device ID by a software Product ID Entry command in both in-system hardware interface and A/A Mux interface modes. The product indentification mode is activated by three-bus-cycle command. Refer to Table 1 for the Manufacturer ID and Device ID of IS49FL00x and Table 14 for the SDP Command Definition. In FWH mode, the product identification can also be read directly at FFBC0000h for Manufacturer ID - "9Dh" and FFBC0001h for Device ID in the 4 GByte system memory map. **Table 1: Product Identification** | Description | | Address | Data | |------------------------|-----|------------------|------------| | Manufacturer ID | | 00000h<br>00002h | 9Dh<br>7Fh | | Device ID<br>IS49FL004 | 4Mb | 00001h | 6Eh | ## **DEVICE OPERATION (CONTINUED)** The IS49FL004 provide three levels of data protection for the critical BIOS code of PC and Notebook. It includes memory hardware write protection, hardware data protection and software data protection. #### MEMORY HARDWARE WRITE PROTECTION The IS49FL004 has a 64 Kbyte top boot block. When work- ing in-system, the memory hardware write protection fea- ture can be activated by two control pins - Top Block Lock (TBL#) and Write Protection (WP#) for both FWH and LPC modes. When TBL# is pulled low (V ), the boot block is hardware write protected. A sector erase, block erase, or byte program command attempts to erase or program the boot block will be ignored. When WP# is pulled low (V ), the Block 0 ~ Block 6 of IS49FL004 (except the boot block) are hardware write protected. Any attempt to erase or program a sector or block within this area will be ignored. Both TBL# and WP# pins must be set low ( $V_{IL}$ ) for protection or high ( $V_{IH}$ ) for un-protection prior to a program or erase operation. A logic level change on TBL# or WP# pin during a program or erase operation may cause unpredictable results. The TBL# and WP# pins work in combination with the block locking registers. When active, these pins write protect the appropriate blocks regardless of the associated block locking registers setting. #### HARDWARE DATA PROTECTION Hardware data protection protects the devices from unintentional erase or program operation. It is performed by the devices automatically in the following three ways: (a) $V_{CC}$ Detection: if $V_{CC}$ is below 1.8 V (typical), the program and erase functions are inhibited. - (b) Write Inhibit Mode: holding any of the signal OE# low, or WE# high inhibits a write cycle (A/A Mux mode only). - (c) Noise/Glitch Protection: pulses of less than 5 ns (typical) on the WE# input will not initiate a write cycle (A/A Mux mode only). #### SOFTWARE DATA PROTECTION The devices feature a software data protection function to protect the device from an unintentional erase or program operation. It is performed by JEDEC standard Software Data Protection (SDP) command sequences. See Table 14 for SDP Command Definition. A program operation is initiated by three memory write cycles of unlock command sequence. A chip (only available in A/A Mux mode), sector or block erase operation is initiated by six memory write cycles of unlock command sequence. During SDP command sequence, any invalid command or sequence will abort the operation and force the device back to standby mode. #### **BYTE PROGRAMMING** In program operation, the data is programmed into the devices (to a logical "0") on a byte-by-byte basis. In FWH and LPC modes, a program operation is activated by writing the three-byte command sequence and program address/data through four consecutive memory write cycles. In A/A Mux mode, a program operation is activated by writing the three-byte command sequence and program address/data through four consecutive bus cycles. The row address (A10 - A0) is latched on the falling edge of R/C# and the column address (A21 - A11) is latched on the rising edge of WE#. Once the program operation is started, the internal control logic automatically handles the internal programming voltages and timing. A data "0" can not be programmed back to a "1". Only erase operation can convert "0"s to "1"s. The Data# Polling on I/O7 or Toggle Bit on I/O6 can be used to detect when the programming operation is completed in FWH, LPC, and A/A Mux modes. ## **CHIP ERASE** The entire memory array can be erased by chip erase operation available under the A/A Mux mode operated by EPROM Programmer only. Pre-programs the device is not required prior to the chip erase operation. Chip erase starts immediately after a six-bus-cycle chip erase command sequence. All commands will be ignored once the chip erase operation has started. The Data# Polling on I/O7 or Toggle Bit on I/O6 can be used to detect the progress or completion of erase operation. The devices will return back to standy mode after the completion of chip erase. ## **DEVICE OPERATION (CONTINUED)** #### SECTOR AND BLOCK ERASE The IS49FL004 con- tains one hundred and twenty-eight uniform 4 Kbyte sec- tors, or eight uniform 64 Kbyte blocks (sector group - consists of sixteen adjecent sectors). A sector erase command is used to erase an individual sector. A block erase command is used to erase an individual block. See Table 12 - 13 for Sector/Block Address Tables. In FWH/LPC mode, an erase operation is activated by writing the six-byte command sequence through six consecutive write memory cycles. In A/A Mux mode, an erase operation is activated by writing the six-byte command in six consecutive bus cycles. Pre-programs the sector or block is not required prior to an erase operation. #### I/O7 DATA# POLLING The devices provide a Data# Polling feature to indicate the progress or the completion of a program or erase operation in all modes. During a program operation, an attempt to read the device will result in the complement of the last loaded data on I/O7. Once the program cycle is complete, the true data of the last loaded data is valid on all outputs. During an erase operation, an attempt to read the device will result a "0" on I/O7. After the erase cycle is complete, an attempt to read the device will result a "1" on I/O7. #### I/O6 TOGGLE BIT The IS49FL004 also provide a Toggle Bit feature to detect the progress or the completion of a program or erase operation. During a program or erase operation, an attempt to read data from the devices will result in I/ O6 toggling between "1" and "0". When the program or erase operation is complete, I/O6 will stop toggling and valid data will be read. Toggle bit may be accessed at any time during a program or erase operation. #### **RESET** Any read, program, or erase operation to the devices can be reset by the INIT# or RST# pins. INIT# and RST# pins are internally hard-wired and have same function to the devices. The INIT# pin is only available in FWH and LPC modes. The RST# pin is available in all modes. It is required to drive INIT# or RST# pins low during system reset to ensure proper initialization. During a memory read operation, pulls low the INIT# or RST# pin will reset the devices back to standby mode and then the FWH[3:0] of FWH interface or the LAD[3: 0] of LPC interface will go to high impedance state. During a program or erase operation, pulls low the INIT# or RST# pin will abort the program or erase operation and reset the devices back to standby mode. A reset latency will occur before the devices resume to standby mode when such reset is performed. When a program or erase operation is reset before the completion of such operation, the memory contents of devices may become invalid due to an incomplete program or erase operation. ## **FWH MODE OPERATION** #### **FWH MODE MEMORY READ/WRITE OPERATION** In FWH mode, the IS49FL004 are connected through a 5-pin communication interface - FWH[3:0] and FWH4 pins to work with Intel® Family of I/O Controller Hubs (ICH) chipset platforms. The FWH mode also support JEDEC standard Software Data Protection (SDP) product ID entry, byte program, sector erase, and block erase command sequences. The chip erase command sequence is only available in A/A Mux mode. The addresses and data are transmitted through the 4bit FWH[3:0] bus synchronized with the input clock on CLK pin during a FWH memory cycle operation. The address or data on FWH[3:0] bus is latched on the rising edge of the clock. The pulse of FWH4 pin inserted for one clock indicates the start of a FWH memory read or memory write cycle. Once the FWH memory cycle is started, asserted by FWH4, a START value "11xxb" is expected by IS49FL004 as a valid command cycle and is used to indicates the type of memory cycle ("1101b" for FWH memory read cycle or "1110b" for FWH memory write cycle). Addresses and data are transferred to and from the device decided by a series of "fields". Field sequences and contents are strictly defined for FWH memory read and write operations. Refer to Table 2 and 3 for FWH Memory Read Cycle Definition and FWH Memory Write Cycle Definition. There are 7 clock fields in a FWH memory cycle that gives a 28 bit memory address A27 - A0 through FWH [3:0] pins, but only the last five address fields will be decoded by the FWH devices. The IS49FL004 decodes A18 - A0 with A19 ignored. The address A22 has the special function of directing reads and writes to the Flash array when A22 = 1 or to the register space with A22 = 0. The A27 - A23 and A21 - A20 are don't care for the devices under FWH mode. The IS49FL004 are mapped within the top 4 Mbyte address range devoted to the FWH devices in the 4 Gbyte system memory space. Please see Table 11 for System Memory Map. #### **FWH ABORT OPERATION** The FWH4 signal indicates the start of a memory cycle or the termination of a cycle in FWH mode. Asserting FWH4 for one or more clock cycle with a valid START value on FWH[3:0] will initiate a memory read or memory write cycle. If the FWH4 is driven low again for one or more clock cycles during this cycle, this cycle will be terminated and the device will wait for the ABORT command "1111b" to release the FWH[3:0] bus. If the abort occurs during the program or erase operation such as checking the operation status with Data# Polling (I/O7) or Toggle Bit (I/O6) pins, the read status cycle will be aborted but the internal program or erase operation will not be affected. Only the reset operation initiated by RST# or INIT# pin can terminate the program or erase operation. Table 2: FWH Memory Read Cycle Definition | Clock Cycle | Field | FWH[3:0] | Direction | Description | |-------------|--------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | START | 1101 | IN Start of Cycle: "1101b" to indicate the start of a memory read cycle. | | | 2 | IDSEL | 0000 to<br>1111 | IN | ID Select Cycle: Indicates which FWH device should respond. If the IDSEL field matches the value set on ID[3:0] pins, then the particular FWH device will respond to subsequent commands. | | 3-9 | IMADDR | <b>YYYY</b> | Address Cycles: This is the 28-bit memory address. The addresses transfer most-significant nibble first and least-significant nibble last. (i.e., A27 - 24 on FWH[3:0] first, and A3 - A0 on FWH[3:0] last). | | | 10 | IMSIZE | 0000 | Memory Size Cycle: Indicates how many bytes will be of transferred during multi-byte operations. The IS49FL00 support "0000b" for one byte operation. | | | 11 | TAR0 | 1111 | IN then<br>Float | Turn-Around Cycle 0: The Intel ICH has driven the bus then float it to all "1"s and then floats the bus. | | 12 | TAR1 | 1111<br>(float) | Float then<br>OUT | Turn-Around Cycle 1: The device takes control of the bus during this cycle. | | 13 | RSYNC | 0000<br>(READY) | OUT | Ready Sync: The FWH device indicates the least-significant nibble of data byte will be ready in next clock cycle. | | 14-15 | DATA | YYYY | OUT | Data Cycles: The 8-bits data transferred with least-significant nibble first and most-significant nibble last. (i.e., VO3 - VO0 on LAD[3:0] first, then VO7 - VO4 on FWH[3:0] last). | | 16 | TAR0 | 1111 | OUT then<br>Float | Turn -Around Cycle 0: The FWH device has driven the bus then float it to all "1"s and then floats the bus. | | 17 | TAR1 | 1111<br>(float) | Float then<br>IN | Turn-Around Cycle 1: The Intel ICH resumes control of the bus during this cycle. | ## **FWH MEMORY READ CYCLE WAVEFORMS** **Table 3: FWH Memory Write Cycle Definition** | Clock Cycle | Field | FWH[3:0] | Direction | Description | | |-------------|--------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | START | 1110 | IN | IN Start of Cycle: "1110b" to indicate the start of a memory write cycle. | | | 2 | IDSEL | 0000 to<br>1111 | IN | ID Select Cycle: Indicates which FWH device should respond. If the IDSEL field matches the value set on ID[3:0] pins, then the particular FWH device will respond to subsequent commands. | | | 3-9 | IMADDR | YYYY | Address Cycles: This is the 28-bit memory address. The addresses transfer most-significant nibble first and least-significant nibble last. (i.e., A27 - 24 on FWH[3:0] first, an A3 - A0 on FWH[3:0] last). | | | | 10 | IMSIZE | 0000 | Memory Size Cycle: Indicates how many bytes will be of transferred during multi-byte operations. The IS49FL00 support "0000b" for one byte operation. | | | | 11-12 | DATA | YYYY | IN | Data Cycles: The 8-bits data transferred with least-significant nibble first and most-significant nibble last. (i.e., VO3 - VO0 on LAD[3:0] first, then VO7 - VO4 on FWH[3:0] last). | | | 13 | TAR0 | 1111 | IN then<br>Float | Turn-Around Cycle 0: The Intel ICH has driven the bus then float it to all "1"s and then floats the bus. | | | 14 | TAR1 | 1111<br>(float) | Float then<br>OUT | Turn-Around Cycle 1: The device takes control of the bus during this cycle. | | | 15 | RSYNC | 0000<br>(READY) | OUT | Ready Sync: The FWH device indicates that it has received the data or command. | | | 16 | TAR0 | 1111 | OUT then<br>Float | , | | | 17 | TAR1 | 1111<br>(float) | Float then IN | Turn-Around Cycle 1: The Intel ICH resumes control of the bus during this cycle. | | ## **FWH MEMORY WRITE CYCLE WAVEFORMS** #### **FWH BYTE PROGRAM WAVEFORMS** #### **FWH SECTOR ERASE WAVEFORMS** 9/19/2013 ## **FWH BLOCK ERASE WAVEFORMS** ## **FWH GPI REGISTER READ WAVEFORMS** ## **FWH BLOCK LOCKING REGISTER READ WAVEFORMS** ## LPC MODE OPERATION #### LPC MODE MEMORY READ/WRITE OPERATION In LPC mode, the IS49FL004 use the 5-pin LPC interface includes 4-bit LAD[3:0] and LFRAME# pins to communicate with the host system. The addresses and data are transmitted through the 4-bit LAD[3:0] bus synchronized with the input clock on CLK pin during a LPC memory cycle operation. The address or data on LAD[3:0] bus is latched on the rising edge of the clock. The pulse of LFRAME# signal inserted for one or more clocks indicates the start of a LPC memory read or write cycle. Once the LPC memory cycle is started, asserted by LFRAME#, a START value "0000b" is expected by the devices as a valid command cycle. Then a CYCTYPE + DIR value ("010xb" for memory read cycle or "011xb" for memory write cycle) is used to indicates the type of memory cycle. Refer to Table 4 and 5 for LPC Memory Read and Write Cycle Definition. There are 8 clock fields in a LPC memory cycle that gives a 32 bit memory address A31 - A0 through LAD[3: 0] with the most-significant nibble first. The memory space of IS49FL004 are mapped directly to top of 4 Gbyte system memory space. See Table 11 for System Memory Map. The IS49FL004 is mapped to the address location of (FFFFFFFH - FFF80000h), the A31- A19 must be loaded with "1" to select and activate the device during a LPC memory operation. Only A18 - A0 is used to decode and access the 512 Kbyte memory. **Table 4: LPC Memory Read Cycle Definition** | Clock Cycle | Field | LAD[3:0] | Direction | Description | |-------------|---------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | START | 0000 | IN | Start of Cycle: "0000b" indicates the start of a LPC memory cycle. | | 2 | CYCTYPE<br>+<br>DIR | 010x | Cycle Type: Indicates the type of a LPC memory read CYCTYPE: Bits 3 - 2 must be "01b" for memory cycle Bit 1 = "0b" indicates the type of cycle for Read. Bit 0 reserved. | | | 3 - 10 | ADDR | <b>YYYY</b> | IN | Address Cycles: This is the 32-bit memory address. The addresses transfer most-significant nibble first and least-significant nibble last. (i.e., A31 - 28 on LAD[3:0] first, and A3 - A0 on LAD[3:0] last). | | 11 | TAR0 | 1111 | IN then<br>Float | Turn-Around Cycle 0: The Chipset has driven the bus to all "1"s and then float the bus. | | 12 | TAR1 | 1111<br>(float) | Float then OUT | Turn-Around Cycle 1: The device takes control of the bus during this cycle. | | 13 | SYNC | 0000 | OUT | Sync: The device indicates the least-significant nibble of data byte will be ready in next clock cycle. | | 14 - 15 | DATA | YYYY | OUT | Data Cycles: The 8-bits data transferred with least-significant nibble first and most-significant nibble last. (i.e., VO3 - VO0 on LAD[3:0] first, then VO7 - VO4 on LAD[3:0] last). | | 16 | TAR0 | 1111 | OUT then<br>Float | Turn-Around Cycle 0: The device has driven the bus to all "1"s and then floats the bus. | | 17 | TAR1 | 1111<br>(float) | Float then IN | Turn-Around Cycle 1: The Chipset resumes control of the bus during this cycle. | ## LPC MEMORY READ CYCLE WAVEFORMS **Table 5: LPC Memory Write Cycle Definition** | Clock Cycle | Field | LAD[3:0] | Direction | Description | | |-------------|---------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | START | 0000 | IN | Start of Cycle: "0000b" to indicate the start of a LPC memory cycle. | | | 2 | CYCTYPE<br>+<br>DIR | 011x | Cycle Type: Indicates the type of a LPC memory write of CYCTYPE: Bits 3 - 2 must be "01b" for memory cycle. I Bit 1 = "1b" indicates the type of cycle for Write. Bit 0 is reserved. | | | | 3 - 10 | ADDR | <b>YYYY</b> | IN | Address Cycles: This is the 32-bit memory address. The addresses transfer most-significant nibble first and least-significant nibble last. (i.e., A31 - 28 on LAD[3:0] first, and A3 - A0 on LAD[3:0] last). | | | 11 - 12 | DATA | YYYY | IN | Data Cycles: The 8-bits data transferred with least-significant nibble first and most-significant nibble last. (i.e., VO3 - VO0 on LAD[3:0] first, then VO7 - VO4 on LAD[3:0] last). | | | 13 | TAR0 | 1111 | IN then<br>Float | Turn-Around Cycle 0: The Chipset has driven the bus to all "1"s and then float the bus. | | | 14 | TAR1 | 1111<br>(float) | Float then<br>OUT | Turn-Around Cycle 1: The device takes control of the bus during this cycle. | | | 15 | SYNC | 0000 | OUT | Sync: The device indicates that it has received the data or command. | | | 16 | TAR0 | 1111 | OUT then<br>Float | Turn-Around Cycle 0: The device has driven the bus to all "1"s and then floats the bus. | | | 17 | TAR1 | 1111<br>(float) | Float then IN | Turn-Around Cycle 1: The Chipset resumes control of the bus during this cycle. | | ## LPC MEMORY WRITE CYCLE WAVEFORMS ## LPC BYTE PROGRAM WAVEFORMS ## LPC SECTOR ERASE WAVEFORMS ## LPC BLOCK ERASE WAVEFORMS 9/19/2013 ## LPC GPI REGISTER READ WAVEFORMS ## **REGISTERS** The IS49FL004 have two registers include the Gen- eral Purpose Inputs Register (GPI\_REG - available in FWH and LPC modes) and the Block Locking Register (BL\_REG - available in FWH mode only). The GPI\_REG can be read at FFBC0100h in the 4 Gbyte system memory map. And the BL\_REG can be read through FFBx0002h where x = F - 0h. See Table 8 and 9 for the address of BL\_REG. #### **GENERAL PURPOSE INPUTS REGISTER** The IS49FL004 contain an 8-bit General Purpose Inputs Register (GPI\_REG) available in FWH and LPC modes. Only Bit 4 to Bit 0 are used in current version and Bit 7 to Bit 5 are reserved for future use. The GPI\_REG is a pass-through register with the value set by GPI[4:0] pin during power-up. The GPI\_REG is used for system design purpose only, the devices do not use this register. This register is read only and can be read at address location FFBC0100h in the 4 GByte system memory map through a memory read cycle. Refer to Table 6 for General Purpose Input Register Definition. #### **BLOCK LOCKING REGISTERS** The devices support block read-lock, write-lock, and lock-down features through a set of Block Locking Registers. Each memory block has an associated 8-bit read/writable block locking register. Only Bit 2 to Bit 0 are used in current version and Bit 7 to Bit 3 are reserved for future use. The default value of BL\_REG is "01h" at power up. The definition of BL\_REG is listed in Table 7. The FWH Register Configuration Map of IS49FL004 is shown in Table 9. Unused register will be read as 00h. Table 6. General Purpose Inputs Register Definition | Bit | Bit Name | Function | 32-PLCC Pin# | 32-VSOP Pin# | |-----|----------|---------------|--------------|--------------| | 7:5 | | Reserved | - | - | | 4 | GPI4 | GPI_REG Bit 4 | 30 | 6 | | 3 | GPI3 | GPI_REG Bit 3 | 3 | 11 | | 2 | GPI2 | GPI_REG Bit 2 | 4 | 12 | | 1 | GPI1 | GPI_REG Bit 1 | 5 | 13 | | 0 | GPI0 | GPI_REG Bit 0 | 6 | 14 | # **REGISTERS (CONTINUED)** Table 7. Block Locking Register Definition | Bit | Function | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | Reserved | | 2 | Read-Lock "1" = Prevents read operations in the block where set. "0" = Normal operation for reads in the block where clear. Default state. | | 1 | Lock-Down "1" = Prevents further set or clear operations to the Write-Lock and Read-Lock bits. Lock-Down only can be set, but not cleared. The block will remain locked-down until reset (with RST# or INIT#), or until the device is power-on reset. "0" = Normal operation for Write-Lock and Read-Lock bit altering in the block where clear. Default state. | | 0 | Write-Lock "1" = Prevents program or erase operations in the block where set. Default state. "0" = Normal operation for programming and erase in the block where clear. | | Data | Bit[7:3] | Bit 2 | Bit 1 | Bit 0 | Resulting Block State | |------|----------|-------|-------|-------|------------------------------------------| | 00h | 00000 | 0 | 0 | 0 | Full access. | | 01h | 00000 | 0 | 0 | 1 | Write locked. Default state at power-up. | | 02h | 00000 | 0 | 1 | 0 | Locked open (full access locked down). | | 03h | 00000 | 0 | 1 | 1 | Write-locked down. | | 04h | 00000 | 1 | 0 | 0 | Read locked. | | 05h | 00000 | 1 | 0 | 1 | Read and write locked. | | 06h | 00000 | 1 | 1 | 0 | Read-locked down. | | 07h | 00000 | 1 | 1 | 1 | Read-locked and write-locked down. | # **REGISTERS (CONTINUED)** Table 9. IS49FL004 Block Locking Register Address | Register | Block Size<br>(Kbytes) | Protected Block<br>Address Range | Memory Map Address | |--------------|------------------------|----------------------------------|--------------------| | T_BLOCK_LK | 64 | 70000h - 7FFFFh | FFBF0002h | | T_MINUS01_LK | 64 | 60000h - 6FFFFh | FFBE0002h | | T_MINUS02_LK | 64 | 50000h - 5FFFFh | FFBD0002h | | T_MINUS03_LK | 64 | 40000h - 4FFFFh | FFBC0002h | | T_MINUS04_LK | 64 | 30000h - 3FFFFh | FFBB0002h | | T_MINUS05_LK | 64 | 20000h - 2FFFFh | FFBA0002h | | T_MINUS06_LK | 64 | 10000h - 1FFFFh | FFB90002h | | T_MINUS07_LK | 64 | 00000h - 0FFFFh | FFB80002h | ## A/A MUX MODE OPERATION #### A/A MUX MODE READ/WRITE OPERATION The IS49FL004 offers a Address/Address Multiplexed (A/A Mux) mode for off-system operation, typically on an EPROM Programmer, similar to a traditional Flash memory except the address input is multiplexed. In the A/A Mux mode, the programmer must drive the OE# pin to low ( $V_{\rm IL}$ ) for read or WE# pins to low for write operation. The devices have no Chip Enable (CE#) pin for chip selection and activation as traditional Flash memory. The R/C#, OE# and WE# pins are used to activate the device and control the power. The 11 multiplex address pins - A[10:0] and a R/C# pin are used to load the row and column addresses for the target memory location. The row addresses (internal address A10 - A0) are latched on the falling edge of R/C# pin. The column addresses (internal address A21 - A11) are latched on the rising edge of R/C# pin. The IS49FL004 uses A18 - A0 internally to decode and access the 256 Kbytes memory space. During a read operation, the OE# signal is used to control the output of data to the 8 I/O pins - I/O[7:0]. During a write operation, the WE# signal is used to latch the input data from I/O[7:0]. See Table 10 for Bus Operation Modes. Table 10. A/A Mux Mode Bus Operation Modes | Mode | RST# | OE# | WE# | Address | VO | |------------------------|------------------|-----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------| | Read | V <sub>IH</sub> | V <sub>L</sub> | V <sub>IH</sub> | X <sup>(1)</sup> | D <sub>OUT</sub> | | Write | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>L</sub> | X | D <sub>IN</sub> | | Standby | V <sub>IH</sub> | V⊩ | V <sub>IH</sub> | X | High Z | | Output Disable | V <sub>IH</sub> | V⊩ | Х | X | High Z | | Reset | $V_{\mathbb{L}}$ | Х | X | X | High Z | | Product Identification | V <sub>H</sub> | V <sub>L</sub> | V <sub>IH</sub> | $\begin{array}{c} {\rm A2 - A21 = \ X,} \\ {\rm A1 = V_{L}, \ A0 = V_{L}} \\ {\rm and} \\ {\rm A1 = V_{H}, \ A0 = V_{IH}} \end{array}$ | Manufacturer ID <sup>(2)</sup> | | | | | | A2 - A21 = X,<br>A1 = V <sub>IL</sub> , A0 = V <sub>IH</sub> | Device ID <sup>(2)</sup> | #### Notes: - 1. X can be $V_{IL}$ or $V_{IH}$ . - 2. Refer to Table 1 for the Manufacturer ID and Device ID of devices. # **SYSTEM MEMORY MAP** System Memory (Top 4 MBytes) | FFFFFFFh | | |-----------|------------------------| | FFFC0000h | IS49FL004<br>(4 Mbits) | | FFF80000h | | Table 11. System Memory Map # **MEMORY BLOCKS AND ADDRESSES (CONTINUED)** Table 13. IS49FL004 Sector/Block Address Table | Hardware<br>Protection | Block | Block Size<br>(Kbytes) | Sector | Sector Size<br>(Kbytes) | Address Range | |------------------------|-------------------------|------------------------|-----------|-------------------------|-----------------| | TBL# | Block 7 (Boot<br>Block) | 64 | " | " | 70000h - 7FFFFh | | | Block 6 | 64 | " | " | 60000h - 6FFFFh | | | Block 5 | 64 | ıı | " | 50000h - 5FFFFh | | | Block 4 | 64 | " | " | 40000h - 4FFFFh | | | Block 3 | 64 | " | " | 30000h - 3FFFFh | | WP# | Block 2 | 64 | " | " | 20000h - 2FFFFh | | VVI # | Block 1 | 64 | " | " | 10000h - 1FFFFh | | | | | Sector 15 | 4 | 0F000h - 0FFFFh | | | Block 0 | 64 | : | : | : | | | DIOCK U | 04 | Sector 1 | 4 | 01000h - 01FFFh | | | | | Sector 0 | 4 | 00000h - 00FFFh | ## **COMMAND DEFINITION** **Table 14. Software Data Protection Command Definition** | Command<br>Sequence | Bus<br>Cycle | 1st Bus<br>Cycle<br>Addr <sup>(2)</sup> Data | 2nd Bus<br>Cycle<br>Addr Data | 3rd Bus<br>Cycle<br>Addr Data | 4th Bus<br>Cycle<br>Addr Data | 5th Bus<br>Cylce<br>Addr Data | 6th Bus<br>Cycle<br>Addr Data | |---------------------|--------------|----------------------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------| | Read | 1 | Addr D <sub>OUT</sub> | | | | | | | Chip Erase (1) | 6 | 5555h AAh | 2AAAh 55h | 5555h 80h | 5555h AAh | 2AAAh 55h | 5555h 10h | | Sector Erase | 6 | 5555h AAh | 2AAAh 55h | 5555h 80h | 5555h AAh | 2AAAh 55h | SA <sup>(3)</sup> 30h | | Block Erase | 6 | 5555h AAh | 2AAAh 55h | 5555h 80h | 5555h AAh | 2AAAh 55h | BA <sup>(4)</sup> 50h | | Byte Program | 4 | 5555h AAh | 2AAAh 55h | 5555h A0h | Addr D <sub>IN</sub> | | | | Product ID Entry | 3 | 5555h AAh | 2AAAh 55h | 5555h 90h | | | | | Product ID Exit (5) | 3 | 5555h AAh | 2AAAh 55h | 5555h F0h | | | | | Product ID Exit (5) | 1 | XXXXh F0h | | | | | | #### Notes: - 1. Chip erase is available in A/A Mux Mode only. - Address A[15:0] is used for SDP command decoding internally and A15 must be "0" in FWH/LPC and A/A Mux modes. A<sub>MS</sub> A16 = Don't care where A<sub>MS</sub> is the most-significant address of IS49FL00x. SA = Sector address to be erased. - 4. BA = Block address to be erased. - 5. Either one of the Product ID Exit command can be used. # **DEVICE OPERATIONS FLOWCHARTS** ## **AUTOMATIC PROGRAMMING** **Chart 1. Automatic Programming Flowchart** # <u>DEVICE OPERATIONS FLOWCHARTS</u> (CONTINUED) AUTOMATIC ERASE #### Notes: - 1. Please see Table 12 to Table 13 for Sector/Block Address Tables. - 2. Only erase one sector or one block per erase operation. - 3. When the TBL# pin is pulled low $(V_{\scriptscriptstyle IL})$ , the boot block will not be erased. #### **CHIP ERASE COMMAND** # SECTOR ERASE COMMAND #### **BLOCK ERASE COMMAND** **Chart 2. Automatic Erase Flowchart** # <u>DEVICE OPERATIONS FLOWCHARTS</u> (CONTINUED) ## SOFTWARE PRODUCT IDENTIFICATION ENTRY # Load Data AAh to Address 5555h Load Data 55h to Address 2AAAh Load Data 90h to Address 5555h Enter Product Identification Mode (1,2) #### SOFTWARE PRODUCT IDENTIFICATION EXIT #### Notes - 1. After entering Product Identification Mode, the Manufacturer ID and the Device ID of IS49FL00x can be read. - 2. Product Identification Exit command is required to end the Product Identification mode and return to standby mode. - 3. Either Product Identification Exit command can be used, the device returns to standby mode. Chart 3. Software Product Identification Entry/Exit Flowchart ## ABSOLUTE MAXIMUM RATINGS (1) | Temperature Under Bias | -55°C to +125°C | | |------------------------------------------------------|-------------------|-----------------------------------| | Storage Temperature | -65°C to +150°C | | | Company Marint Land Caldering Taxon austria | Standard Package | 240℃ 3 Seconds | | Surface Mount Lead Soldering Temperature | Lead-free Package | 260°C 3 Seconds | | Input Voltage with Respect to Ground on All Pins (2) | | -0.5 V to V <sub>CC</sub> + 0.5 V | | All Output Voltage with Respect to Ground | | -0.5 V to V <sub>∞</sub> + 0.5 V | | V <sub>CC</sub> (2) | | -0.5 V to +6.0 V | #### Notes: - Stresses under those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only. The functional operation of the device or any other conditions under those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating condition for extended periods may affected device reliability. - 2. Maximum DC voltage on input or I/O pins are +6.25 V. During voltage transitioning period, input or I/O pins may overshoot to $V_{CC}$ + 2.0 V for a period of time up to 20 ns. Minimum DC voltage on input or I/O pins are -0.5 V. During voltage transitioning period, input or I/O pins may undershoot GND to -2.0 V for a period of time up to 20 ns. ## DC AND AC OPERATING RANGE | Part Number | IS49FL004 | |-----------------------|---------------| | Operating Temperature | 0°C to 85°C | | Vcc Power Supply | 3.0 V - 3.6 V | # **DC CHARACTERISTICS** | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------|-----|-----------------------|-------| | I | Input Leakage Current for IC, ID[3:0] pins | $V_{IN} = 0 \text{ V to } V_{CC}, V_{CC} = V_{CC \text{ max}}$ | | | 100 | Α | | ILI | Input Leakage Current | $V_{IN} = 0 \text{ V to } V_{CC}, V_{CC} = V_{CC \text{ max}}$ | | | | A | | I <sub>LO</sub> | Output Leakage Current | $V_{I/O} = 0 \text{ V to } V_{CC}, \text{ VCC} = V_{CC \text{ max}}$ | | | | A | | I <sub>SB</sub> | Standby V <sub>CC</sub> Current (FWH/LPC Mode) | FWH4 or LFRAME# = $V_{IH}$ ,<br>f = 33 MHz; $V_{CC} = V_{CC max}$ | | | 500 | A | | I <sub>RY</sub> | Ready Mode V <sub>CC</sub> Current (FWH/LPC Mode) | FWH4 or LFRAME# = VIL,<br>$f = 33 \text{ MHz}$ ; $I_{OUT} = 0 \text{ mA}$ ,<br>$V_{CC} = V_{CC \text{ max}}$ | | | 10 | mA | | I <sub>CC1</sub> | V <sub>CC</sub> Active Read Current (FWH/LPC Mode) | FWH4 or LFRAME# = VIL,<br>$f = 33 \text{ MHz}$ ; $I_{OUT} = 0 \text{ mA}$ ,<br>$V_{CC} = V_{CC \text{ max}}$ | | 2 | 15 | mA | | I <sub>CC2</sub> (1) | V <sub>CC</sub> Program/Erase Current | | | 7 | 20 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.5 | | 0.3 V <sub>CC</sub> | V | | V <sub>IH</sub> | Input High Voltage | | 0.7 V <sub>CC</sub> | | V <sub>CC</sub> + 0.5 | V | | V <sub>OL</sub> | Output Low Voltage | $I_{OL}$ = 2.0 mA, $V_{CC}$ = $V_{CC min}$ | | | 0.1 V <sub>CC</sub> | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH}$ = -100 mA, $V_{CC}$ = $V_{CC min}$ | 0.9 V <sub>CC</sub> | | | V | Note: 1. Characterized but not 100% tested. # **AC CHARACTERISTICS** PIN IMPEDANCE ( $V_{cc} = 3.3 \text{ V, f} = 1 \text{ MHz, T} = 25^{\circ}\text{C}$ ) | | Тур | Max | Units | Conditions | |--------------------------------|--------------------|-----|-------|-----------------------| | C <sub>VO</sub> (1) | VO Pin Capacitance | 12 | pF | $V_{VO} = 0 V$ | | C <sub>IN</sub> <sup>(1)</sup> | Input Capacitance | 12 | pF | V <sub>IN</sub> = 0 V | | L <sub>PIN</sub> (2) | Pin Inductance | 20 | nH | | #### Notes: - 1. These parameters are characterized but not 100% tested. - 2. Refer to PCI specification. ## FWH/LPC INTERFACE AC INPUT/OUTPUT CHARACTERISTICS | Symbol | Parameter | Condition | Min | Max | Units | |----------------------|------------------------|--------------------------------------------------------------|------------------------------------------------------|---------------------|-------| | | | $0 < V_{OUT} \le 0.3 V_{CC}$ | -12 V <sub>CC</sub> | | mA | | I <sub>OH</sub> (AC) | Switching current high | 0.3 V <sub>CC</sub> < V <sub>OUT</sub> < 0.9 V <sub>CC</sub> | -17.1 (V <sub>CC</sub> - V <sub>OUT</sub> ) | | mA | | | | $0.7 V_{CC} < V_{OUT} < V_{CC}$ | | Equation C (1) | | | | (Test point) | $V_{OUT} = 0.7 V_{CC}$ | | -32 V <sub>CC</sub> | mA | | | | $V_{CC} > V_{OUT} \ge 0.6 V_{CC}$ | 16 V <sub>CC</sub> | | mA | | I <sub>OL</sub> (AC) | Switching current low | 0.6 V <sub>CC</sub> > V <sub>OUT</sub> > 0.1 V <sub>CC</sub> | -17.1 (V <sub>CC</sub> - V <sub>OUT</sub> ) | | mA | | | | $0.18 V_{CC} > V_{OUT} > 0$ | | Equation D (1) | | | | (Test point) | $V_{OUT} = 0.18 V_{CC}$ | | 38 V <sub>CC</sub> | mA | | I <sub>CL</sub> | Low clamp current | -3 < V <sub>IN</sub> ≤ -1 | -25 + (V <sub>IN</sub> + 1) / 0.015 | | mA | | Існ | High clamp current | $V_{CC} + 4 > V_{IN} \ge V_{CC} + 1$ | 25 + (V <sub>IN</sub> - V <sub>CC</sub> - 1) / 0.015 | | mA | | slewr (2) | Output rise slew rate | 0.2 V <sub>CC</sub> - 0.6 V <sub>CC</sub> load | 1 | 4 | V/ns | | slewf (2) | Output fall slew rate | 0.6 V <sub>CC</sub> - 0.2 V <sub>CC</sub> load | 1 | 4 | V/ns | ## Notes: - 1. See PCI specification. - 2. PCI specification output load is used. ## FWH/LPC INTERFACE CLOCK CHARACTERISTICS | Symbol | Parameter | Min | Max | Units | |------------------|-------------------------|-----|-----|-------| | t <sub>CYC</sub> | Clock Cycle Time | 30 | | ns | | t <sub>HGH</sub> | Clock High Time | 11 | | ns | | t <sub>LOW</sub> | Clock Low Time | 11 | | ns | | | Clock Slew Rate | 1 | 4 | V/ns | | | INIT# or RST# Slew Rate | 50 | | mV/ns | ## FWH/LPC INTERFACE CLOCK WAVEFORM #### FWH/LPC INTERFACE MEASUREMENT CONDITION PARAMETERS | Symbol | Value | Units | | |-------------------------------|---------------------|-------|--| | V <sub>TH</sub> <sup>1</sup> | 0.6 V <sub>cc</sub> | V | | | V <sub>TL</sub> <sup>1</sup> | 0.2 V <sub>cc</sub> | V | | | V <sub>TEST</sub> | 0.4 V <sub>cc</sub> | V | | | V <sub>MAX</sub> <sup>1</sup> | 0.4 V <sub>cc</sub> | V | | | Input Signal Edge Rate | 1 V/ns | | | **Note:** 1. The input test environment is done with 0.1 $V_{CC}$ of overdrive over $V_{IH}$ and $V_{IL}$ . Timing parameters must be met with no more overdrive that this. $V_{MAX}$ specifies the maximum peak-to-peak waveform allowed for measuring input timing. Production testing may use different voltage values, but must correlate results back to these parameter. #### FWH/LPC MEMORY READ/WRITE OPERATIONS CHARACTERISTICS | Symbol | Parameter | Min | Max | Units | |------------------|------------------------------------------------|-----|-----|-------| | T <sub>CYC</sub> | Clock Cycle Time | 30 | | ns | | T <sub>SU</sub> | Input Set Up Time | 7 | | ns | | T <sub>H</sub> | Input Hold Time | 0 | | ns | | T <sub>VAL</sub> | Clock to Data Out | 2 | 11 | ns | | T <sub>ON</sub> | Clock to Active Time (float to active delay) | 2 | | ns | | T <sub>OFF</sub> | Clock to Inactive Time (active to float delay) | | 28 | ns | ## **FWH/LPC INPUT TIMING PARAMETERS** ## **FWH/LPC OUTPUT TIMING PARAMETERS** ## FWH/LPC RESET OPERATION CHARACTERISTICS | Symbol | Parameter | Min | Max | Units | |---------------------------------|---------------------------------------------|-----|-----|-------| | T <sub>PRST</sub> | Reset Active Time to V <sub>CC</sub> Stable | 1 | | ms | | T <sub>KRST</sub> | Reset Active Time to Clock Stable | 100 | | S | | T <sub>RSTP</sub> | Reset Pulse Width | 100 | | ns | | T <sub>RSTF</sub> | Reset Active to Output Float Delay | | 50 | ns | | T <sub>RST</sub> <sup>(1)</sup> | Reset Inactive Time to Input Active | 1 | | S | Note: 1. There will be a 10 µs reset latency if a reset procedure is performed during a programming or erase operation. ## **FWH/LPC RESET AC WAVEFORMS** ## A/A MUX MODE INPUT TEST MEASUREMENT CONDITION PARAMETERS ## A/A MUX MODE TEST LOAD CONDITION ## A/A MUX MODE READ OPERATIONS CHARACTERISTICS | Symbol | Parameter | Min | Max | Units | |------------------|----------------------------------------------------------|-----|-----|-------| | t <sub>RC</sub> | Read Cycle Time | 270 | | ns | | t <sub>ACC</sub> | Address to Output Delay | | 120 | ns | | t <sub>RST</sub> | RST# High to Row Address Set-up Time | 1 | | ms | | t <sub>AS</sub> | R/C# Address Set-up Time | 45 | | ns | | t <sub>AH</sub> | R/C# Address Hold Time | 45 | | ns | | t <sub>OE</sub> | OE# to Output Delay | | 50 | ns | | t <sub>DF</sub> | OE# to Output High Z | 0 | 30 | ns | | t <sub>OH</sub> | Output Hold from OE# or Address, whichever occured first | 0 | | ns | | t <sub>VCS</sub> | V <sub>CC</sub> Set-up Time | 50 | | S | ## A/A MUX MODE READ OPERATIONS AC WAVEFORMS # A/A MUX MODE WRITE (PROGRAM/ERASE) OPERATIONS CHARACTERISTICS | Symbol | Parameter | Min | Max | Units | |------------------|----------------------------------------|-----|-----|-------| | t <sub>RST</sub> | RST# High to Row Address Set-up Time | 1 | | ms | | t <sub>AS</sub> | R/C# Address Set-up Time | 50 | | ns | | t <sub>AH</sub> | R/C# Address Hold Time | 50 | | ns | | t <sub>CWH</sub> | R/C# to WE# High Time | 50 | | ns | | t <sub>OES</sub> | OE# High Set-up Time | 20 | | ns | | t <sub>OEH</sub> | OE# High Hold Time | 20 | | ns | | t <sub>DS</sub> | Data Set-up Time | 50 | | ns | | t <sub>DH</sub> | Data Hold Time | 5 | | ns | | t <sub>WP</sub> | Write Pulse Width | 100 | | ns | | t <sub>WPH</sub> | Write Pulse Width High | 100 | | ns | | t <sub>BP</sub> | Byte Programming Time | | 40 | S | | t <sub>EC</sub> | Chip, Sector or Block Erase Cycle Time | | 80 | ms | | t <sub>VCS</sub> | V <sub>CC</sub> Set-up Time | 50 | | s | ## A/A MUX MODE WRITE OPERATIONS AC WAVEFORMS ## A/A MUX MODE BYTE PROGRAM OPERATIONS AC WAVEFORMS ## A/A MUX MODE CHIP ERASE OPERATIONS AC WAVEFORMS ## A/A MUX MODE SECTOR/BLOCK ERASE OPERATIONS AC WAVEFORMS ## A/A MUX MODE TOGGLE BIT AC WAVEFORMS Note: 1. Toggling OE# will operate Toggle Bit. 2. I/O6 may start and end from "1" or "0" in random. ## A/A MUX MODE DATA# POLLING AC WAVEFORMS Note: Toggling OE# will operate Data# Polling. ## PROGRAM/ERASE PERFORMANCE | Parameter | Unit | Тур | Max | Remarks | |-------------------------|------|-----|-----|-----------------------------------------------------------| | Sector/Block Erase Time | ms | 50 | 80 | From writing erase command to erase completion | | Chip Erase Time | ms | 50 | 80 | From writing erase command to erase completion | | Byte Programming Time | S | 25 | 40 | Excludes the time of four-cycle program command execution | Note: These parameters are characterized but not 100% tested. # **RELIABILITY CHARACTERISTICS** (1) | Parameter | Min | Тур | Unit | Test Method | |------------------------|------------------------|--------|--------|---------------------| | Endurance | 100,000 (2) | | Cycles | JEDEC Standard A117 | | Data Retention | 20 | | Years | JEDEC Standard A103 | | ESD - Human Body Model | 2,000 | >4,000 | Volts | JEDEC Standard A114 | | ESD - Machine Model | 200 | >400 | Volts | JEDEC Standard A115 | | Latch-Up | 100 + I <sub>CC1</sub> | | mA | JEDEC Standard 78 | Notes: 1. These parameters are characterized but not 100% tested. <sup>2.</sup> Preliminary specification only and will be formalized after cycling qualification test. # **PACKAGE TYPE INFORMATION** 32V 32-Pin Thin Small Outline Package (VSOP - 8 mm x 14 mm)( measure in millimeters) 32J32-Pin Plastic Leaded Chip Carrier (measured in millimeters) # PRODUCT ORDERING INFORMATION # **ORDERING INFORMATION:** | Density | Frequency<br>(MHz) | Order Part Number | Package | |---------|--------------------|---------------------------------------|-------------| | 4M | 33 | IS49FL004T-33JCE | 32-pin PLCC | | | | IS49FL004T-33VCE 32-pin (8 mm x 14 mm | |