### SY88345BL # 3.3V, 3.2Gbps CML Low-Power Limiting Post Amplifier w/ High-Gain TTL Signal Detect ### **General Description** The SY88345BL high-sensitivity limiting post amplifier is designed for use in fiber-optic receivers. The device connects to typical transimpedance amplifiers (TIAs). The linear signal output from TIAs can contain significant amounts of noise and may vary in amplitude over time. The SY88345BL quantizes these signals and outputs CML-level waveforms. The SY88345BL operates from a single $+3.3V \pm 10\%$ power supply, and over temperatures ranging from $-40^{\circ}$ C to $+85^{\circ}$ C. With its wide bandwidth, high gain, and signals with data rates up to 3.2Gbps and as small as $5mV_{PP}$ can be amplified to drive devices with CML inputs or AC-coupled CML/PECL inputs. The SY88345BL generates a signal-detect (SD) open-collector TTL output. A programmable signal-detect level-set pin (SD $_{LVL}$ ) sets the sensitivity of the input amplitude detection. SD asserts high if the input amplitude rises above the threshold sets by SD $_{LVL}$ and de-asserts low otherwise. The enable input (EN) de-asserts the true output signal without removing the input signal. The SD output can be fed back to the EN input to maintain output stability under loss-of-signal condition. Typically, 3.5dB SD hysteresis is provided to prevent chattering. Datasheet and support documentation can be found on Micrel's web site at: www.micrel.com. #### **Features** - Single 3.3V power supply - 155Mbps to 3.2Gbps operation - · Low-noise CML data outputs - Chatter-free Open-Collector TTL signal detect (SD) output with internal 4.75kΩ pull-up resistor - TTL EN input - Internal 50Ω input termination - Programmable SD level set (SD<sub>LVL</sub>) - Ideal for multi-rate applications - Available in a tiny 10-pin EPAD MSOP and 16-pin QFN package ### **Applications** - · APON/BPON, EPON, GPON and GEPON - Gigabit Ethernet - 1X and 2X Fibre Channel - SONET/SDH: OC-3/12/24/48-STMD/4/8/16 - · High-gain line driver and line receiver #### **Markets** - FTTP/FTTH - Optical transceivers - Datacom/Telecom - Low-gain TIA interface ## **Typical Application** # **Pin Configuration** # **Ordering Information** | Part Number | Package<br>Type | Operating<br>Range | Package Marking | Lead Finish | | |---------------------------------|-----------------|--------------------|--------------------------------------|----------------|--| | SY88345BLEY | K10-2 | Industrial | 345B with Pb-Free bar line indicator | Matte-Sn | | | SY88345BLEYTR <sup>(1)</sup> | K10-2 | Industrial | 345B with Pb-Free bar line indicator | Matte-Sn | | | SY88345BLMG <sup>(2)</sup> | QFN-16 | Industrial | 345B with Pb-Free bar line indicator | NiPdAu Pb-Free | | | SY88345BLMGTR <sup>(1, 2)</sup> | QFN-16 | Industrial | 345B with Pb-Free bar line indicator | NiPdAu Pb-Free | | #### Notes: - 1. Tape and Reel. - 2. Pb-Free package is recommended for new designs. # **Pin Description** | Pin Number<br>(MSOP) | Pin Number<br>(QFN) | Pin Name | Туре | Pin Function | |----------------------|-----------------------------|----------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 15 | EN | TTL Input: Default is high. | Enable: De-asserts true data output when LOW. | | 2 | 1 | DIN | Data Input | True data input w/50 $\Omega$ termination to $V_{\text{REF}}$ . | | 3 | 4 | /DIN | Data Input | Complementary data input w/50 $\Omega$ termination to $\ensuremath{V_{\text{REF}}}.$ | | 4 | 6 | VREF | | Reference Voltage: Placing a capacitor here to $V_{\text{CC}}$ helps stabilize $SD_{\text{LVL}}$ . | | 5 | 14 | SDLVL | Input: Default is maximum sensitivity | Signal-detect Level Set: A resistor from this pin to $V_{\text{CC}}$ sets the threshold for the data input amplitude at which the SD output will be asserted. | | 6<br>Exposed Pad | 2, 3, 10, 11<br>Exposed Pad | GND | Ground | Device ground. Exposed pad must be connected to PCB ground plane. | | 7 | 7 | SD | Open Collector<br>TTL Output with<br>Internal 4.75kΩ pull-up<br>Resistor | Signal-detect: Asserts high when the data input amplitude rises above the threshold sets by SD <sub>LVL</sub> . | | 8 | 9 | /DOUT | CML Output | Complementary data output. | | 9 | 12 | DOUT | CML Output | True data output. | | 10 | 5, 8, 13, 16 | VCC | Power supply | Positive power supply. | # **Absolute Maximum Ratings**(1) | Supply Voltage (V <sub>CC</sub> ) | 0V to +4.0V | |---------------------------------------|-------------------------------------| | Input Voltage (DIN, /DIN) | 0 to V <sub>CC</sub> | | Output Current (I <sub>OUT</sub> ) | <u>+</u> 25mA | | EN Voltage | 0 to V <sub>CC</sub> | | V <sub>REF</sub> Current | 800uA to +500uA | | SD <sub>LVL</sub> Voltage | V <sub>REF</sub> to V <sub>CC</sub> | | Lead Temperature (soldering, 20sec. | )260°C | | Storage Temperature (T <sub>s</sub> ) | 65°C to +150°C | # Operating Ratings<sup>(2)</sup> | Supply Voltage (V <sub>CC</sub> ) | | |----------------------------------------|----------------| | Ambient Temperature (T <sub>A</sub> ) | –40°C to +85°C | | Junction Temperature (T <sub>J</sub> ) | 40°C to +125°C | | Junction Thermal Resistance | | | QFN | | | $(\theta_{JA})$ Still-air | 61°C/W | | $(\Psi_{JB})$ | | | EPAD-MSOP | | | $(\theta_{JA})$ Still-air | 38°C/W | | ()1( ) | | ### **DC Electrical Characteristics** $V_{CC} = 3.0V$ to 3.6V; $R_{LOAD} = 50\Omega$ to $V_{CC}$ ; $T_A = -40^{\circ}C$ to +85°C. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------|-------------------------------|-----------------|------------------------|------------------------|------------------------|-------| | Icc | Power Supply Current | No output load | | 42 | 65 | mA | | SD <sub>LVL</sub> | SD <sub>LVL</sub> Voltage | | $V_{REF}$ | | Vcc | V | | V <sub>OH</sub> | CML Output HIGH Voltage | | V <sub>CC</sub> -0.020 | V <sub>CC</sub> -0.005 | V <sub>cc</sub> | V | | V <sub>OL</sub> | CML Output LOW Voltage | $V_{CC} = 3.3V$ | V <sub>CC</sub> -0.475 | V <sub>CC</sub> -0.400 | V <sub>CC</sub> -0.350 | V | | V <sub>OFFSET</sub> | Differential Output Offset | | | | <u>+</u> 80 | mV | | Zo | Single-Ended Output Impedance | | 40 | 50 | 60 | Ω | | Zı | Single-Ended Input Impedance | | 40 | 50 | 60 | Ω | | V <sub>REF</sub> | Reference Voltage | | | V <sub>CC</sub> -1.28 | | V | ### **TTL DC Electrical Characteristics** $V_{CC}$ = 3.0V to 3.6V; $R_{LOAD}$ = 50 $\Omega$ to $V_{CC}$ ; $T_A$ = -40°C to +85°C. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------|-----------------------|-------------------------------------------------------|------|-----|-----|-------| | V <sub>IH</sub> | EN Input HIGH Voltage | | 2.0 | | | V | | V <sub>IL</sub> | EN Input LOW Voltage | | | | 0.8 | V | | I <sub>IH</sub> | EN Input HIGH Current | V <sub>IN</sub> = 2.7V | | | 20 | μΑ | | | | $V_{IN} = V_{CC}$ | | | 100 | μΑ | | I <sub>IL</sub> | EN Input LOW Current | V <sub>IN</sub> = 0.5V | -300 | | | μA | | V <sub>OH</sub> | SD Output HIGH Level | V <sub>CC</sub> ≥ 3.3V, I <sub>OH</sub> (max) < 160µA | 2.4 | | | V | | | | $V_{CC}$ < 3.3V, $I_{OH}$ (max) < 160 $\mu$ A | 2.0 | | | V | | V <sub>OL</sub> | SD Output LOW Level | Sinking 2mA | | | 0.5 | V | #### Notes: <sup>1.</sup> Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. <sup>2.</sup> The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the device's most negative potential (GND) on the PCB. Ψ<sub>JB</sub> uses 4-layer (θ<sub>JA</sub>) in still-air-number, unless otherwise stated. SY88345BL Micrel, Inc. ### **AC Electrical Characteristics** $V_{CC}$ = 3.0V to 3.6V; $R_{LOAD}$ = 50 $\Omega$ to $V_{CC}$ ; $T_A$ = -40°C to +85°C. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------------|-----------------------------------|-----------------------------------------------|-----|-----|------|-------------------| | t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time | Note 4 | | 60 | 120 | ps | | | (20% to 80%) | 1000 4 | | 00 | 120 | | | t <sub>JITTER</sub> | Deterministic | Note 5 | | 15 | | PSPP | | | Random | Note 6 | | 5 | | ps <sub>RMS</sub> | | $V_{\text{ID}}$ | Differential Input Voltage Swing | Figure 1 | 5 | | 1800 | $mV_{PP}$ | | $V_{OD}$ | Differential Output Voltage Swing | V <sub>ID</sub> ≥ 10mV <sub>PP</sub> Figure 1 | 700 | 800 | 950 | $mV_{PP}$ | | T <sub>OFF</sub> | SD De-assert Time | | | 2 | 10 | μs | | T <sub>ON</sub> | SD Assert Time | | | 2 | 10 | μs | | SD <sub>AL</sub> | Low SD Assert Level | $R_{SDLVL} = 15k\Omega$ , Note 8 | | 4.5 | | $mV_{PP}$ | | SD <sub>DL</sub> | Low SD De-assert Level | $R_{SDLVL} = 15k\Omega$ , Note 8 | | 3.0 | | $mV_{PP}$ | | HYSL | Low SD Hysteresis | $R_{SDLVL} = 15k\Omega$ , Note 7 | | 3.5 | | dB | | SD <sub>AM</sub> | Medium SD Assert Level | $R_{SDLVL} = 5k\Omega$ , Note 8 | | 7.5 | 11 | $mV_{PP}$ | | SD <sub>DM</sub> | Medium SD De-assert Level | $R_{SDLVL} = 5k\Omega$ , Note 8 | 2 | 5.0 | | $mV_{PP}$ | | HYS <sub>M</sub> | Medium SD Hysteresis | $R_{SDLVL} = 5k\Omega$ , Note 7 | 2 | 3.5 | 4.5 | dB | | SD <sub>AH</sub> | High SD Assert Level | $R_{SDLVL} = 100\Omega$ , Note 8 | | 18 | 23 | $mV_{PP}$ | | SD <sub>DH</sub> | High SD De-assert Level | $R_{SDLVL} = 100\Omega$ , Note 8 | 8 | 12 | | $mV_{PP}$ | | HYS <sub>H</sub> | High SD Hysteresis | $R_{SDLVL} = 100\Omega$ , Note 7 | 2 | 3.5 | 4.5 | dB | | B <sub>-3dB</sub> | 3dB Bandwidth | | | 2 | | GHz | | $A_{V(Diff)}$ | Differential Voltage Gain | | 32 | 38 | | dB | | S <sub>21</sub> | Single-ended Small-Signal Gain | | 26 | 32 | | dB | #### Notes: - 4. Amplifier in limiting mode. Input is a 200MHz square wave. - 5. Deterministic jitter measured using 3.2Gbps K28.5 pattern, $V_{ID} = 10 \text{mV}_{PP}$ . - 6. Random jitter measured using 3.2Gbps K28.7 pattern, $V_{ID} = 10 \text{mV}_{PP}$ . - 7. This specification defines electrical hysteresis as 20log (SD Assert/SD De-assert). The ratio between optical hysteresis and electrical hysteresis is found to vary between 1.5 and 2, depending upon the level of received optical power and ROSA characteristics. Based upon that ratio, the optical hysteresis corresponding to the electrical hysteresis range 2dB-4.5dB, as shown in the AC characteristics table, will be 1dB-3dB. - 8. See "Typical Operating Characteristics" for a graph showing how to choose a particular RSDLVL for a particular SD assert and its associated de-assert amplitude. # **Typical Characteristics** ### **Functional Diagram** ### **Detailed Description** The SY88345BL low-power, high-sensitivity limiting post amplifier operates from a single +3.3V power supply, over temperatures from -40°C to +85°C. Signals with data rates up to 3.2Gbps and as small as 5mV<sub>PP</sub> can be amplified. Figure 1 shows the allowed input voltage swing. The SY88345BL generates an SD output. SDLVL sets the sensitivity of the input amplitude detection. #### Input Amplifier/Buffer Figure 2 shows a simplified schematic of the SY88345BL's input stage. The high-sensitivity of the input amplifier allows signals as small as 5mV<sub>PP</sub> to be detected and amplified. The input amplifier also allows input signals as large as 1800mV<sub>PP</sub>. Input signals are linearly amplified with a typical 38dB differential voltage gain. Since it is a limiting amplifier, the SY88345BL typically outputs 800mV<sub>PP</sub> voltage-limited waveforms for input signals that are greater than 12mV<sub>PP</sub>. Applications requiring the SY88345BL to operate with high-gain should have the upstream TIA placed as close as possible to the SY88345BL's input pins to ensure the best performance of the device. #### **Output Buffer** The SY88345BL's CML output buffer is designed to drive $50\Omega$ lines. The output buffer requires appropriate termination for proper operation. An exterΩal 50 resistor to V<sub>CC</sub> for each output pin provides this. Figure 3 shows a simplified schematic of the output stage. #### Signal-Detect The SY88345BL generates a chatter-free SD opencollector TTL output with an internal 4075 bull resistor, as shown in Figure 4. SD is used to determine that the input amplitude is large enough to be considered a valid input. SD asserts high if the input amplitude rises above the threshold sets by $SD_{\mbox{\scriptsize LVL}}$ and de-asserts low otherwise. SD can be fed back to the enable (EN) input to maintain output stability under a loss-of-signal condition. EN de-asserts the true output signal without removing the input signals. Typically, 3.5dB SD hysteresis is provided to prevent chattering. #### Signal-Detect Level Set A programmable SD level-set pin (SD<sub>LVL</sub>) sets the threshold of the input amplitude detection. Connecting an external resistor between $V_{CC}$ and $SD_{LVL}$ sets the voltage at SD<sub>LVL</sub>. This voltage ranges from V<sub>CC</sub> to V<sub>REF</sub>. The external resistor creates a voltage divider between $V_{CC}$ and $V_{REF.}$ as shown in Figure 5. #### **Hysteresis** The SY88345BL typically provides 3.5dB SD electrical hysteresis. By definition, a power ratio measured in dB is 10log (power ratio). Power is calculated as V<sup>2</sup><sub>IN</sub>/R for an electrical signal. Hence, the same ratio can be stated as 20log (voltage ratio). While in linear mode, the electrical voltage input changes linearly with the optical power. Therefore, the ratios change linearly. Thus, the optical hysteresis in dB is half the electrical hysteresis in dB given in the data sheet. Since the SY88345BL is an electrical device, this data sheet refers to hysteresis in electrical terms. With 3.5dB SD hysteresis, a voltage factor of 1.5 is required to assert or de-assert SD. Figure 1. $V_{IS}$ and $V_{ID}$ Definition Figure 2. Input Structure Figure 3. Output Structure Figure 4. SD Output Structure Figure 5. SD<sub>LVL</sub> Setting Circuit # **Package Information** #### NOTE - ALL DIMENSIONS ARE IN MILLIMETERS. MAX. PACKAGE WARPAGE IS 0.05 mm. MAXIMUM ALLOWABE BURRS IS 0.076 mm IN ALL DIRECTIONS. - PIN #1 ID ON TOP WILL BE LASER/INK MARKED. 16-Pin QFN #### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2006 Micrel, Incorporated.