## GS6152 Multi-Rate 6G UHD-SDI Reclocker ### **Key Features** - SMPTE ST 2081, ST 424, ST 292, and ST 259-C compliant - Supports retiming data at rates of 125Mb/s, 270Mb/s, 1.485 and 1.485/1.001Gb/s, 2.97 and 2.97/1.001Gb/s, 5.94 and 5.94/1.001Gb/s - Supports retiming of DVB-ASI signals - Automatic or Manual Rate Selection - Detected rate indication in Auto Mode - 4:1 input selector patented technology - · Option of two reclocked data outputs - Four configurable GPIO pins with ability to output device status, including: - Lock Detect - Loss of Signal (LOS) - Low/High bit-rate indication for slew-rate control of SDI cable drivers - On-chip $100\Omega$ differential input and output termination - Bypass support for rates up to 5940Mb/s - Manual Bypass function - Configurable automatic Bypass when not locked - Option to use external reference or operate referenceless - Cascading reference buffer supports multiple CDRs using a single reference source - Input signal equalization and output signal de-emphasis to compensate for trace dielectric losses - Single power supply operation at 1.8V - 130mW typical power consumption (150mW with second output enabled) - Pb-free and RoHS compliant - Operating temperature range: -40°C to 85°C #### **Applications** - SMPTE ST 2081, SMPTE ST 424, SMPTE ST 292, SMPTE ST 259-C coaxial cable serial digital interfaces - EN50083-9 DVB-ASI interfaces - MADI standard #### **Description** The GS6152 is a low-power, multi-rate serial digital CDR designed to automatically recover the embedded clock from a digital video signal and re-time the incoming video data. The GS6152 will recover the embedded clock signal and re-time the data from 6G UHD-SDI signals compliant with SMPTE ST 2081. In addition, it can also re-time SMPTE ST 259-C, SMPTE ST 292, SMPTE ST 424 or DVB-ASI compliant digital video signals as well as MADI audio streams. The GS6152 features four high-speed differential signal inputs feeding a 4:1 input selector. Input termination is on-chip for seamless matching to $100\Omega$ differential transmission lines. The input selector is a component of a video switching system with tightly constrained timing requirements. The GS6152 includes programmable trace equalization to compensate for high-frequency losses associated with board-level interconnect. Two CML outputs interface seamlessly to devices with a CML input reference between 1.2V and 2.5V. Programmable output swing and de-emphasis provide flexibility in managing signal integrity of the output signals. The GS6152 can operate in either automatic rate detection or manual rate selection mode. In auto mode the device will automatically detect and lock onto incoming data signals at any supported rate. The device can operate without an external 27MHz frequency reference. For applications which require rapid signal lock, an external 27MHz reference may be used to set the VCO frequency when not locked to the input signal. The presence of an external reference crystal is automatically detected by the device. In systems that require passing of non-supported data rates, the GS6152 can be configured to either automatically or manually enter a bypass mode in order to pass the signal without reclocking. A four-wire serial Gennum Serial Peripheral Interface (GSPI) facilitates configuration and status monitoring of the device. Multiple GS6152 devices can be daisy-chained together with a single 4-pin connection to the host system. This device is Pb-free, and the encapsulation compound does not contain halogenated flame retardant. This component and all homogenous sub-components are RoHS compliant. **GS6152 Functional Block Diagram** www.semtech.com # **Revision History** | Version | ECO | PCN | Date | Changes and/or Modifications | |---------|--------|-----|-----------|---------------------------------------------------------------------------------| | 2 | 027036 | _ | July 2015 | Updated Table 2-2, Table 2-3, and<br>Table 5-1. Updated to Final Data<br>Sheet. | | 1 | 026419 | _ | July 2015 | Updated Table 2-2, Table 2-3,<br>Section 4.12 and Table 5-1. | | 0 | 024886 | _ | May 2015 | New Document | ### **Contents** | 1. Pin Out | 4 | |-------------------------------------|----| | 1.1 Pin Assignment | 4 | | 1.2 Pin Descriptions | 4 | | 2. Electrical Characteristics | 8 | | 2.1 Absolute Maximum Ratings | 8 | | 2.2 DC Electrical Characteristics | 8 | | 2.3 AC Electrical Characteristics | 11 | | 3. Input/Output Circuits | 14 | | 4. Detailed Description | 16 | | 4.1 Serial Data Inputs | 16 | | 4.2 Reference Clock | 18 | | 4.3 Signal Monitoring | 18 | | 4.4 Low Power Modes | 24 | | 4.5 Serial Data Output | 25 | | 4.6 Output Mute and Disable | 27 | | 4.7 Bypass Mode | 28 | | 4.8 DVB-ASI | 28 | | 4.9 Device Power Up | 28 | | 4.10 GPIO Pins Configuration | 28 | | 4.11 GSPI Host Interface | 30 | | 4.12 Diagnostic Features | 41 | | 5. Host Interface Register Map | 48 | | 6. Typical Application Circuit | 77 | | 7. Package and Ordering Information | 78 | | 7.1 Package Dimensions | 78 | | 7.2 Recommended PCB Footprint | 79 | | 7.3 Packaging Data | 79 | | 7.4 Marking Diagram | 80 | | 7.5 Solder Reflow Profile | 80 | | 7.6 Ordering Information | 80 | # 1. Pin Out # 1.1 Pin Assignment Figure 1-1: GS6152 Pin Out ## 1.2 Pin Descriptions **Table 1-1: GS6152 Pin Descriptions** | Pin Number | Name | Туре | Description | |------------|------------|-------|------------------------------------------------------------------| | 1, 2 | DDI0, DDI0 | Input | Serial Digital Differential Input 0. | | 3, 6, 9 | GND | Power | Input channel isolation. Connect to ground or leave unconnected. | | 4, 5 | DDI1, DDI1 | Input | Serial Digital Differential Input 1. | | 7, 8 | DDI2, DDI2 | Input | Serial Digital Differential Input 2. | **Table 1-1: GS6152 Pin Descriptions (Continued)** | Pin Number | Name | Туре | Description | |------------|------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10, 11 | DDI3, DDI3 | Input | Serial Digital Differential Input 3. | | 12 | GPIO0 | Digital<br>Input/Output | Multi-function Control/Status Input/Output 0. Signal options are: LOS (output; default) LOCKED LBR_HBR RATE_DET0 RATE_DET1 RATE_DET1 RATE_DET2 LOCKED_125M LOCKED_270M LOCKED_16485 LOCKED_16485 LOCKED_2697 LOCKED_5G94 RATE_CHANGE DDO0_DISABLE DDO1_DISABLE This pin is configured using the GPIO0_SELECT and GPIO0_IO_SELECT bits in the GPIO_CONTROL_REG_0 register. | | 13 | GPIO1 | Digital<br>Input/Output | Multi-function Control/Status Input/Output 1. Signal options are: LOS LOCKED (output; default) LBR_HBR RATE_DET0 RATE_DET1 RATE_DET2 LOCKED_125M LOCKED_270M LOCKED_270M LOCKED_16485 LOCKED_2G97 LOCKED_5G94 RATE_CHANGE DDO0_DISABLE DDO1_DISABLE This pin is configured using the GPIO1_SELECT and GPIO1_IO_SELECT bits in the GPIO_CONTROL_REG_0 register. | | 14, 15 | DDI_SEL0/STROBE,<br>DDI_SEL1 | Logic Input | Input selection control. Used to select the high-speed input for processing through the device. Refer to Table 4-2 for details on input selection. | | 16 | XTAL_CLK_IN | Input | Reference Crystal Pin/27MHz clock input. Connect to an external circuit as shown in Figure 6-1: GS6152 Typical Application Circuit or to a digital clock source (XTAL_BUF_OUT of another GS6152 or GS6151). Connect to ground if operating referenceless. | | 17 | XTAL_CLK_OUT | Output | Reference Crystal Pin. Connect to a external circuit as shown in Figure 6-1: GS6152 Typical Application Circuit, or leave unconnected if XTAL_CLK_IN is driven by an external clock source or if XTAL_CLK_IN is connected to ground (referenceless). | **Table 1-1: GS6152 Pin Descriptions (Continued)** | Pin Number | Name | Туре | Description | |------------|--------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18 | XTAL_BUF_OUT | Output | Buffered clock reference output. Leave unconnected if not used to drive 27MHz clock input of another device. | | 19 | SDIN | Digital Input | Serial digital data input for the Gennum Serial Peripheral Interface (GSPI) host control/status port. | | | | | Refer to 4.11 GSPI Host Interface for more details. | | 20 | SDOUT | Digital<br>Output | Serial digital data output for the Gennum Serial Peripheral Interface (GSPI) host control/status port. | | | | Output | Refer to 4.11 GSPI Host Interface for more details. | | 21 | SCLK | Digital Input | Burst-mode clock input for the Gennum Serial Peripheral Interface (GSPI) host control/status port. | | | | | Refer to 4.11 GSPI Host Interface for more details. | | | | | Chip select input for the Gennum Serial Peripheral Interface (GSPI) host control/status port. | | 22 | <u>CS</u> | Digital Input | Active-low input. | | | | | Refer to 4.11 GSPI Host Interface for more details. | | 23 | VDD_DIG | Power | Most positive power supply for the internal logic Connect to 1.8V. | | 24 | VSS_DIG | Power | Most negative power supply for the internal logic Connect to ground. | | 25 | GPIO2 | Digital<br>Input/Output | Multi-function Control/Status Input/Output 2. Signal options are: LOS LOCKED LBR_HBR (output; default) RATE_DET0 RATE_DET1 RATE_DET2 LOCKED_125M LOCKED_270M LOCKED_16485 LOCKED_2G97 LOCKED_5G94 RATE_CHANGE DDO0_DISABLE DDO1_DISABLE This pin is configured using the GPIO2_SELECT and GPIO2_IO_SELECT bits in the GPIO_CONTROL_REG_1 register. | **Table 1-1: GS6152 Pin Descriptions (Continued)** | Pin Number | Name | Туре | Description | |------------|---------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 26 | GPIO3 | Digital<br>Input/Output | Multi-function Control/Status Input/Output 3. Signal options are: LOS LOCKED LBR_HBR RATE_DET0 RATE_DET1 RATE_DET2 LOCKED_125M LOCKED_270M LOCKED_16485 LOCKED_2697 LOCKED_5G94 RATE_CHANGE DDO0_DISABLE DDO1_DISABLE (input; default) This pin is configured using the GPIO3_SELECT and GPIO3_IO_SELECT bits in the GPIO_CONTROL_REG_1 register. | | 27 | RST | Digital Input | Reset pin. If set LOW, all blocks set to default conditions and inputs/outputs set to high impedance. If HIGH, normal operation of the device resumes. By default, internally pulled HIGH. | | 28 | VCC_DDO1 | Power | Most positive power supply connection for the DDO1/DDO1 output driver. Connect to any voltage between 1.2V and 2.5V. | | 29, 32, 35 | VEE_DDO | Power | Most negative power supply connections for the output drivers. Connect to ground. | | 30, 31 | DD01, DD01 | Output | Differential serial data output 1. | | 33, 34 | DDO0, DDO0 | Output | Differential serial data output 0. | | 36 | VCC_DD00 | Power | Most positive power supply connection for the DDO0/DDO0 output driver. Connect to any voltage between 1.2V and 2.5V. | | 37 | VCO_DFT_FILT | Power<br>Decoupling | Connect through decoupling capacitor to ground. | | 38 | VCC_DFT | Power | Connect to 1.8V. | | 39 | VEE_DFT | Power | Connect to ground. | | 40, 41 | DFT_CLK_IN,<br>DFT_CLK_IN | Input | Connect to high-speed differential clock (AC coupled internally).<br>Leave unconnected if not using external DFT clock input feature. | | 42 | VCC_CORE | Power | Most positive power supply connection to the analog core Connect to 1.8V. | | 43 | VEE_CORE | Power | Most negative power supply connection to the analog core Connect to ground. | | 44 | LF+ | Passive | Connect to LF– through C <sub>LF</sub> Refer to Figure 6-1: GS6152 Typical Application Circuit. | | 45 | LF- | Passive | Connect to LF+ through C <sub>LF</sub> Refer to Figure 6-1: GS6152 Typical Application Circuit. | Rev.2 July 2015 **Table 1-1: GS6152 Pin Descriptions (Continued)** | Pin Number | Name | Туре | Description | |------------|------------|-------|--------------------------------------------------------------------------------------------| | 46 | VCO_FILT | Power | External decoupling for the VCO. Refer to Figure 6-1: GS6152 Typical Application Circuit. | | 47 | VCC_CORE | Power | Most positive power supply connection for the analog core Connect to 1.8V. | | 48 | VEE_CORE | Power | Most negative power supply connection to the analog core Connect to ground. | | _ | Center Pad | Power | Ground pad on bottom of package.<br>Connect to ground. | ## 2. Electrical Characteristics # 2.1 Absolute Maximum Ratings **Table 2-1: Absolute Maximum Ratings** | Parameter | Value | |-----------------------------------------------------|-----------------------------------------------------| | Supply Voltage – Core (VCC_CORE, VDD_DIG) | -0.5 to +2.1V <sub>DC</sub> | | Supply Voltage – Output Driver (VCC_DDO0, VCC_DDO1) | -0.5 to +2.8V <sub>DC</sub> | | Input ESD Voltage | 4kV | | Storage Temperature Range (T <sub>S</sub> ) | -50°C to +125°C | | Operating Temperature Range (T <sub>A</sub> ) | -40°C to +85°C | | Input Voltage Range (any input pin) | -0.3 to (V <sub>CC_CORE</sub> + 0.3)V <sub>DC</sub> | | Solder Reflow Temperature | +260°C | **Note:** Absolute Maximum Ratings are those values beyond which damage may occur. Functional operation outside of the ranges shown in the AC/DC electrical characteristics tables is not guaranteed. # 2.2 DC Electrical Characteristics **Table 2-2: DC Electrical Characteristics** VCC\_CORE, VDD\_DIG = $+1.8V \pm 5\%$ , $T_A = -40$ °C to +85°C unless otherwise specified | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |-----------------------------------------------------------|------------------------------------------------|----------------------------------------------------------------------|-------|-----|-------|-------|-------| | Supply Voltage – Core<br>(VCC_CORE, VDD_DIG) | V <sub>CC_CORE</sub> ,<br>V <sub>DD_DIG</sub> | _ | 1.710 | 1.8 | 1.890 | V | | | Supply Voltage – Output<br>Driver (VCC_DD00,<br>VCC_DD01) | V <sub>CC_DDO0</sub> ,<br>V <sub>CC_DDO1</sub> | _ | 1.140 | _ | 2.625 | V | | | | | Data Rate 6G,<br>DDO1/DDO1 disabled | _ | 140 | 185 | mW | 1, 2 | | | | Data Rate <6G,<br>DDO1/DDO1 disabled | _ | 130 | 170 | mW | 1, 2 | | | | Data Rate 6G,<br>Default Settings,<br>DDO1/DDO1 enabled | _ | 210 | 280 | mW | 3, 4 | | Power | $P_{D}$ | Data Rate <6G, Default Settings, DDO1/DDO1 enabled | _ | 190 | 255 | mW | 3, 4 | | | | Maximum Supply and Power<br>Settings with Diagnostic<br>Features Off | _ | 280 | 360 | mW | 5 | | | | Maximum Supply and Power<br>Settings with Diagnostic<br>Features On | _ | 575 | 630 | mW | 5 | | Power (Sleep operation) | P <sub>SLEEP</sub> | _ | _ | 20 | 35 | mW | | | Power (Standby operation) | P <sub>STANDBY</sub> | _ | _ | 80 | 110 | mW | | | | | Output Swing Register<br>Setting = 0000 <sub>b</sub> | _ | 4.8 | 7 | mA | 6, 7 | | Supply Current - Output<br>Driver | I <sub>CC_DDO0</sub> ,<br>I <sub>CC_DDO1</sub> | Output Swing Register<br>Setting= 0100 <sub>b</sub> | _ | 7.5 | 12 | mA | 6, 7 | | | | Output Swing Register Setting = 1100 <sub>b</sub> | _ | 15 | 22 | mA | 6, 7 | ### **Table 2-2: DC Electrical Characteristics (Continued)** VCC\_CORE, VDD\_DIG = $+1.8V \pm 5\%$ , $T_A = -40$ °C to +85°C unless otherwise specified | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |-------------------------------------------------------------|---------------------|------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------|-------| | | | Output De-emphasis<br>Disabled<br>Data Rate 6G | _ | 82 | _ | mA | 8 | | Supply Current - Core CCC_CORE Disabled Data Rate 6G | _ | mA | 8 | | | | | | | | · | _ | 74 mA 8 90 mA 8 81 mA 8 7 12 mA 75 100 125 Ω 75 100 125 Ω 75 100 125 Ω 0.9 VCC_CORE V 9,10 65* 0_DIG VDD_DIG V | 8 | | | | | | · | _ | 81 | _ | mA 8 mA 8 mA 8 mA 0 Ω V 9,10 V V | 8 | | Supply Current - Digital | I <sub>CC_DIG</sub> | External Crystal Referenced | _ | 7 | 12 | mA | | | Serial Input Termination | | Differential | 75 | 100 | 125 | Ω | | | Serial Output Termination | | Differential | 75 | 100 | 125 | Ω | | | | V <sub>CMIN</sub> | _ | 0.9 | _ | _ | V | 9, 10 | | | V <sub>IH</sub> | _ | | _ | VDD_DIG | V | | | (CS, SDIN, CLK, GPIO[0:3]) | V <sub>IL</sub> | _ | 0 | _ | 0.35*<br>VDD_DIG | mA mA Ω Ω V V | | | Output Voltage - Digital<br>Pins | V <sub>OH</sub> | I <sub>OH</sub> = -2mA | VDD_DIG<br>- 0.45 | - 74 - m/s - 90 - m/s - 81 - m/s - 7 12 m/s 75 100 125 Ω 75 100 125 Ω 0.9 - V <sub>CC_CORE</sub> V - 50mV 0 - VDD_DIG 0 - VDD_DIG VDD_DIG - 0.45 - V | V | | | | (SDOUT, GPIO[0:3]) | V <sub>OL</sub> | I <sub>OL</sub> = 2mA | | | 0.45 | mA mA mA MA O V V V | | #### **Notes:** - 1. Normal operation in referenceless mode, minimum output swing with de-emphasis disabled - 2. VCC\_DDO0/1 = 1.2V - 3. The swing is default and de-emphasis is on - 4. VCC\_DDO0/1 = 1.8V - $5. \ \ DDO0/\overline{DDO0} \ and \ DDO1/\overline{DDO1} \ set to \ maximum swing setting, external crystal \ reference \ used$ - 6. Consumption per enabled DDO output - 7. Refer to Table 4-4 for the exact register settings for each $\Delta V_{DDO}$ output swing listed - 8. For two enabled outputs - 9. Maximum input voltage level = $1.8V \pm 5\%$ - 10. Up to a maximum swing of 800mV Rev.2 # 2.3 AC Electrical Characteristics **Table 2-3: AC Electrical Characteristics** VCC\_CORE, VDD\_DIG = $+1.8V \pm 5\%$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$ unless otherwise specified | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |---------------------------------------------------|---------------------------|------------------------------------------------------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Input Data Rate (Bypass) | DR <sub>BYPASS</sub> | Bypass mode enabled | 3 | _ | 5940 | Mb/s | 1 | | Input Sensitivity | $\Delta V_{SDI}$ | Differential | 200 | _ | 800 | $mV_{ppd}$ | | | | | Output Swing Register<br>Setting = 0100 <sub>b</sub> | 310 | 410 | — 5940 Mb/s — 800 mV <sub>ppd</sub> 10 510 mV <sub>ppd</sub> 00 1000 mV <sub>ppd</sub> — UI — 50 ms — 30 ms — 10 μs — 10 μs — 70 ps — 70 ps — 5 % 15 ps 16 02 0.03 UI <sub>P-P</sub> 10 03 0.06 UI <sub>P-P</sub> | 2 | | | Output Voltage Swing | $\Delta V_{ m DDO}$ | Output Swing Register<br>Setting = 1100 <sub>b</sub> | 600 | 800 | 1000 | $mV_{ppd}$ | 2 | | Serial Input Jitter<br>Tolerance | TU | Square wave modulation | 0.8 | _ | _ | UI | | | | | Referenceless | _ | _ | 50 | Mb/s 0 Mb/s 0 mV <sub>ppd</sub> 0 mV <sub>ppd</sub> 0 mV <sub>ppd</sub> 0 mS 0 ms 0 ms 0 ps p | 3 | | PLL Lock Time — Asynchronous | t <sub>ALOCK</sub> | With External Reference<br>(MADI enabled) | _ | _ | 30 | | 3 | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | With External Reference<br>(MADI disabled) | _ | _ | 20 | | 3 | | PLL Lock Time — | + | Referenceless | _ | _ | 10 | μs<br>μs<br>ps | 3 | | Synchronous | t <sub>SLOCK</sub> | With External Reference | _ | _ | 10 | | 3 | | Serial Data (DDO0 and | t <sub>riseDDO</sub> | $20\% \sim 80\%$ rising edge into $50\Omega$ load | _ | _ | 70 | mV <sub>ppd</sub> UI ms ms ms µs µs ps ps UI <sub>P-P</sub> UI <sub>P-P</sub> UI <sub>P-P</sub> UI <sub>P-P</sub> | 4 | | DDO1) Output Rise And –<br>Fall Time | t <sub>fallDDO</sub> | $20\% \sim 80\%$ falling edge into $50\Omega$ load | _ | _ | 70 | | 4 | | Rise And Fall Time<br>Mismatch (DDO0 and<br>DDO1) | _ | _ | _ | _ | 15 | ps | 4 | | Duty Cycle Distortion<br>(DDO0 and DDO1) | _ | _ | _ | _ | 5 | % | | | | t <sub>OJ(125Mb/s)</sub> | | _ | 0.02 | 0.03 | UI <sub>P-P</sub> | 5, 6 | | <del>-</del> | t <sub>OJ(270Mb/s)</sub> | _ | _ | 0.02 | 0.03 | UI <sub>P-P</sub> | 5, 6 | | Serial Data Output Jitter | t <sub>OJ(1485Mb/s)</sub> | BW = Nominal | _ | 0.03 | 0.06 | UI <sub>P-P</sub> | 5, 6 | | Intrinsic | t <sub>OJ(2970Mb/s)</sub> | PRN 2 <sup>23</sup> – 1 test pattern | _ | 0.04 | 0.09 | Mb/s mV <sub>ppd</sub> mV <sub>ppd</sub> mV <sub>ppd</sub> UI ms ms ms ps ps ps UI-P UI <sub>P-P</sub> UI <sub>P-P</sub> UI <sub>P-P</sub> UI <sub>P-P</sub> UI <sub>P-P</sub> | 5, 6 | | _ | t <sub>OJ(5940Mb/s)</sub> | | _ | 0.07 | 0.13 | | 5, 6 | | - | t <sub>OJ(BYPASS)</sub> | <u> </u> | _ | _ | 37 | | 5, 6 | ### **Table 2-3: AC Electrical Characteristics (Continued)** VCC\_CORE, VDD\_DIG = $+1.8V \pm 5\%$ , $T_A = -40$ °C to +85°C unless otherwise specified | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |---------------------|-------------------------------|-----------------------------------------|-----|------|-----|-------|-------| | | | PLL_LOOP_BANDWIDTH<br>= 00001 | _ | 37 | _ | kHz | 7 | | | | PLL_LOOP_BANDWIDTH = 00010 | _ | 74 | _ | kHz | 7 | | | BW <sub>LOOP(125Mb/s)</sub> | PLL_LOOP_BANDWIDTH<br>= 00100 (default) | _ | 148 | _ | kHz | 7 | | | | PLL_LOOP_BANDWIDTH<br>= 01000 | _ | 296 | _ | kHz | 7 | | | | PLL_LOOP_BANDWIDTH<br>= 10000 | _ | 590 | _ | kHz | 7 | | | | PLL_LOOP_BANDWIDTH<br>= 00001 | _ | 80 | _ | kHz | 7 | | | | PLL_LOOP_BANDWIDTH<br>= 00010 | _ | 160 | _ | kHz | 7 | | | BW <sub>LOOP(270Mb/s)</sub> | PLL_LOOP_BANDWIDTH<br>= 00100 (default) | _ | 320 | _ | kHz | 7 | | | | PLL_LOOP_BANDWIDTH<br>= 01000 | _ | 640 | _ | kHz | 7 | | PLL Loop Bandwidth | | PLL_LOOP_BANDWIDTH<br>= 10000 | _ | 1.28 | _ | MHz | 7 | | FLL LOOP Ballumutil | | PLL_LOOP_BANDWIDTH<br>= 00001 | _ | 438 | _ | kHz | 7 | | | | PLL_LOOP_BANDWIDTH<br>= 00010 | _ | 875 | _ | kHz | 7 | | | BW <sub>LOOP(1485Mb/s)</sub> | PLL_LOOP_BANDWIDTH<br>= 00100 (default) | _ | 1.75 | _ | MHz | 7 | | | | PLL_LOOP_BANDWIDTH<br>= 01000 | _ | 3.5 | _ | MHz | 7 | | | | PLL_LOOP_BANDWIDTH<br>= 10000 | _ | 7 | _ | MHz | 7 | | | | PLL_LOOP_BANDWIDTH<br>= 00001 | _ | 875 | _ | kHz | 7 | | | | PLL_LOOP_BANDWIDTH<br>= 00010 | _ | 1.75 | | MHz | 7 | | | BW <sub>LOOP</sub> (2970Mb/s) | PLL_LOOP_BANDWIDTH<br>= 00100 (default) | _ | 3.5 | _ | MHz | 7 | | | | PLL_LOOP_BANDWIDTH = 01000 | _ | 7.0 | _ | MHz | 7 | | | | PLL_LOOP_BANDWIDTH<br>= 10000 | _ | 14.0 | _ | MHz | 7 | ### **Table 2-3: AC Electrical Characteristics (Continued)** VCC\_CORE, VDD\_DIG = $+1.8V \pm 5\%$ , $T_A = -40$ °C to +85°C unless otherwise specified | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |---------------------------------------------------|-----------------------------------------|-------------------------------|------|------|-----|-------|-------| | | | PLL_LOOP_BANDWIDTH<br>= 00001 | _ | 1.75 | _ | MHz | 7 | | | | PLL_LOOP_BANDWIDTH<br>= 00010 | _ | 3.5 | _ | MHz | 7 | | PLL Loop Bandwidth BW <sub>LOOP(5940Mb/s)</sub> - | PLL_LOOP_BANDWIDTH<br>= 00100 (default) | _ | 7.0 | _ | MHz | 7 | | | | PLL_LOOP_BANDWIDTH<br>= 01000 | _ | 14.0 | _ | MHz | 7 | | | | | PLL_LOOP_BANDWIDTH<br>= 10000 | _ | 28.0 | _ | MHz | 7 | #### Note: - 1. Edge detection method for LOS detection should be used for data rates below 20Mb/s - 2. Refer to Table 4-4 for the exact register settings for each $\Delta V_{DDO}$ output swing listed - 3. PRBS23 pattern used for supported video rates - 4. At HD, 3G, and 6G rates - 5. Jitter measured using an oscilloscope according to SMPTE RP-184 - 6. Accumulated jitter measured peak to peak differential over 2000 hits - 7. Test pattern used is clock pattern with 100% toggle rate # 3. Input/Output Circuits Figure 3-1: DDI0, DDI0, DDI1, DDI1, DDI2, DDI2, DDI3, DDI3 Serial Digital Differential Inputs Figure 3-2: DD00, DD00, DD01, DD01 Serial Digital Differential Output Figure 3-3: SDIN and SCLK Figure 3-4: SDOUT Table 3-1: CS Rev.2 July 2015 Table 3-2: RST Figure 3-5: DDI\_SEL0/STROBE and DDI\_SEL1 Figure 3-6: XTAL\_BUF\_OUT Figure 3-7: General Purpose Inputs/Outputs (GPIO) Figure 3-8: XTAL\_CLK\_IN and XTAL\_CLK\_OUT www.semtech.com # 4. Detailed Description The GS6152 is a multi-standard CDR for signals operating at the following data rates: 125Mb/s, 270Mb/s, 1.485Gb/s, 1.485/1.001Gb/s, 2.97Gb/s, 2.97/1.001Gb/s, 5.94Gb/s, and 5.94/1.001Gb/s. ### 4.1 Serial Data Inputs The GS6152 features four $100\Omega$ terminated differential input buffers. A serial data input signal may be connected to any of the following input pin pairs of the device: $DDIO/\overline{DDIO}$ , $DDI1/\overline{DDI1}$ , $DDI2/\overline{DDI2}$ , and $DDI3/\overline{DDI3}$ . By default, the self-biasing circuit at the input is enabled to allow AC coupling to upstream devices. To enable DC coupling of the inputs, the user must disable the self-biasing network by setting bits 4:4 through 7:7 to 0 in the register 7<sub>h</sub>: DDI[0:3]\_TRACE\_EQ\_DC\_TERM\_ENABLE. In order to select DC coupling, please ensure that the output common mode of the upstream device is in range of the input common mode voltage range shown in Table 2-2. The serial digital input buffer is capable of operating with any binary coded signal that meets the input signal level requirements defined below, with any data rate between 3Mb/s and 5.94Gb/s. ### 4.1.1 Input Trace Equalization The GS6152 features adjustable trace equalization to compensate for PCB trace dielectric losses up to half the maximum supported data rate, or 3GHz. **Table 4-1: Equalization Settings** | Data Rate | Trace Loss | Settings | | |--------------------|--------------------------------|------------------|--| | 2.97Gb/s and below | 0-7dB of trace loss at 1.5GHz | LOW (default) | | | 5.94Gb/s | 0-10dB of trace loss at 3GHz | LOW (delauit) | | | 2.97Gb/s and below | 7-12dB of trace loss at 1.5GHz | HIGH | | | _ | negligible trace loss | 0dB or EQ_BYPASS | | These settings are selected using the DDI0\_TRACE\_EQ\_CONTROL, DDI1\_TRACE\_EQ\_CONTROL, DDI2\_TRACE\_EQ\_CONTROL and DDI3\_TRACE\_EQ\_CONTROL bits in the INPUT\_CONTROL\_REG\_0 register at address 5<sub>h</sub>. The default state of the device is input trace equalization on all inputs set to LOW. If system jitter profile allows, it is recommended that the loop bandwidth is reduced to the minimum setting to maximize performance. ### 4.1.2 Input Selection The GS6152 incorporates a 4:1 input selector which allows the connection of four independent streams of video/data. The selector is controllable in three separate ways: - 1. The DDI\_SEL0 and DDI\_SEL1 pins can be used to select the input. - 2. A GSPI accessible register can be used to select the input, with the state change occurring as soon as the register value changes. - 3. A GSPI accessible register can be used to select the input, with a rising edge on the STROBE pin triggering a change to the next state. Since these states are mutually exclusive, the DDI\_SEL0 pin is shared with the STROBE function. In the case of using the DDI\_SEL0/STROBE and DDI\_SEL1 pins (#1 above) or the STROBE pre-select method (#3 above), the input selector will switch within 1µs of the change of state on the corresponding pin(s). This strict timing requirement is not maintained when using GSPI register selection (#2 above). Each of the device's four inputs is selected as shown in Table 4-2. Table 4-2: Pin and Register Settings for Input Selection | Regist | Register Settings | | | | Differential | | |----------------------------------------------|-----------------------------------|-----------------------------------|----------|---------------------------------|------------------------------|--| | INPUT_SELECTION_CONTROL 7 <sub>h</sub> [9:8] | DDI_SELECT<br>7 <sub>h</sub> [11] | DDI_SELECT<br>7 <sub>h</sub> [10] | DDI_SEL1 | DDI_SEL0/<br>STROBE | High-speed<br>Input Selected | | | X0 (default) | Х | Х | LOW | LOW | DDI0, DDI0 | | | X0 (default) | Х | Х | LOW | HIGH | DDI1, DDI1 | | | X0 (default) | Х | Х | HIGH | LOW | DDI2, DDI2 | | | X0 (default) | Х | Х | HIGH | HIGH | DDI3, DDI3 | | | 01 | 0 | 0 | Х | Х | DDI0, DDI0 | | | 01 | 0 | 1 | Х | Х | DDI1, DDI1 | | | 01 | 1 | 0 | Х | Х | DDI2, DDI2 | | | 01 | 1 | 1 | Х | Х | DDI3, DDI3 | | | 11 | 0 | 0 | Х | on<br>LOW-to-HIGH<br>transition | DDI0, DDI0 | | | 11 | 0 | 1 | Х | on<br>LOW-to-HIGH<br>transition | DDI1, DDI1 | | | 11 | 1 | 0 | Х | on<br>LOW-to-HIGH<br>transition | DDI2, <del>DDI2</del> | | Table 4-2: Pin and Register Settings for Input Selection (Continued) | Regist | Pin S | ettings | Differential | | | |-------------------------------------------------|-----------------------------------|-----------------------------------|--------------|---------------------------------|------------------------------| | INPUT_SELECTION_CONTROL<br>7 <sub>h</sub> [9:8] | DDI_SELECT<br>7 <sub>h</sub> [11] | DDI_SELECT<br>7 <sub>h</sub> [10] | DDI_SEL1 | DDI_SEL0/<br>STROBE | High-speed<br>Input Selected | | 11 | 1 | 1 | Х | on<br>LOW-to-HIGH<br>transition | DDI3, DDI3 | Note: 'X' indicates 'Do Not Care' The DDI\_SEL0/STROBE and DDI\_SEL1 pins include internal pull-downs, which pulls the input voltage LOW if either pin is unconnected. When using the STROBE pre-select method (#3 above), the pre-selected input buffer and trace EQ is powered up in advance of the STROBE pulse. ### 4.2 Reference Clock The GS6152 can operate with or without an external frequency reference. For applications requiring rapid asynchronous locking, a 27MHz reference or crystal is required. The PLL lock times for both referenceless and external crystal reference operation are given in Table 2-3: AC Electrical Characteristics. If a reference is connected to the XTAL\_CLK\_IN pin or a crystal is connected to the XTAL CLK IN and XTAL CLK OUT pins of the device, it will automatically be used as the reference frequency for rapid asynchronous lock. If XTAL\_CLK\_IN is not connected to a crystal, XTAL\_CLK\_OUT must be left unconnected. The XTAL CLK IN pin operates correctly when connected directly to the XTAL\_BUF\_OUT from another GS6152, or a 27MHz output of a different device. ## 4.3 Signal Monitoring The GS6152 measures and reports the following signal status and quality monitoring parameters: - Loss of Signal - **Lock Detection** - **Rate Detection** - Low/High Bit Rate Detection www.semtech.com Rev.2 ### 4.3.1 Loss of Signal Detection LOS (Loss of Signal) detection is an active HIGH output available to the application on any of the GPIO[3:0] multi-function status and control pins. It is selected for output using the GPIO[3:0]\_IO\_SELECT and GPIO[3:0]\_SELECT bits accessible in the GPIO\_CONTROL\_REG\_0 and GPIO\_CONTROL\_REG\_1 registers. It is the default output of the GPIO0 pin. LOS indicates when the serial digital signal selected by the input selector is invalid. This function is always active. Two methods can be used to detect loss of signal: strength (default) and edge. Either method can be selected with LOS\_DETECTION\_METHOD bits of register PLL\_CONTROL. When strength detection is used as the method of LOS detection the corresponding GPIO pin will be HIGH (signal lost) when the input signal amplitude within a predefined window falls below the threshold set by the bits DDI[0:3]\_LOS\_THRESHOLD\_CONTROL in the LOS\_CONTROL\_REG\_1 and LOS\_CONTROL\_REG\_2 registers. The LOS threshold hysteresis can be set by the LOS\_HYSTERESIS bits in the LOS\_CONTROL\_REG\_0 register at address F<sub>h</sub>. The corresponding GPIO pin will be LOW (signal present) when the input signal amplitude within a predefined window is above the defined threshold. The method of strength detection is measurement of the average rectified differential voltage on the input pins. The strength detection method is therefore inherently dependent on the input signal's eye shape, particularly the rise/fall times of the input signal relative to the data rate. Additionally, the circuit has a lower bandwidth limit of operation (20Mb/s) below which it is recommended that the edge detection method is used. The absolute value of the threshold can be determined for any input swings according to Equation 4-1 below: $$Threshold = \frac{1.9mV \times (\text{DDI[0..3]\_LOS\_THRESHOLD\_CONTROL}) \times 53}{(\text{DEVICE\_SPECIFIC\_LOS\_THRESHOLD})}$$ Equation 4-1 where DEVICE\_SPECIFIC\_LOS\_THRESHOLD specifies the LOS threshold value for a 100mV input swing at SD-rate specific to each device. The other rates scale according to the fractional relationship given in Figure 4-1 and Figure 4-2 below. www.semtech.com Figure 4-1: LOS Threshold at 100mV Input Swing vs. Low Frequency Rates for a Nominal DEVICE\_SPECIFIC\_LOS\_THRESHOLD of 53 **Note:** Edge detection method is recommended for signals in shaded areas. Figure 4-2: LOS Threshold at 100mV Input Swing vs. SDI Data Rates for a Nominal DEVICE\_SPECIFIC\_LOS\_THRESHOLD of 53 Strength detection is unaffected by the Trace EQ settings in INPUT\_CONTROL\_REG\_0. When edge detection is used as the method of LOS detection the corresponding GPIO pin will be HIGH (signal lost) when no transitions are detected on the selected input. The corresponding GPIO pin will be LOW (signal present) when transitions are detected on the input. The LOS status is also available through the LOS bit in the PLL\_STATUS register, and as a sticky status through the LOS\_STICKY bit in the STICKY\_STATUS register at address $50_{\rm h}$ . #### 4.3.2 Lock Detection The GS6152 lock detection circuitry outputs a LOCKED status signal which indicates that the CDR has achieved phase lock to the incoming data stream. The LOCKED signal is an active HIGH output available to the application on any of the GPIO[3:0] multi-function status and control pins. It is selected for output using the GPIO[3:0]\_IO\_SELECT and GPIO[3:0]\_SELECT bits accessible in the GPIO\_CONTROL\_REG\_0 and GPIO\_CONTROL\_REG\_1 registers. By default, LOCKED is output on GPIO1. The LOCKED status is available from the LOCKED bit in the PLL\_STATUS register, and the LOCK\_LOST\_STICKY bit in the STICKY\_STATUS register indicates whether lock has been lost since the bit was last cleared. #### 4.3.2.1 Synchronous and Asynchronous Lock Time Asynchronous lock time is defined as the time it takes the device to lock when a signal is first applied to the serial digital inputs, or when the signal rate changes. The synchronous lock time is defined as the time it takes the device to lock to a signal which has been momentarily interrupted. The asynchronous and synchronous lock times are defined in Table 2-3: AC Electrical Characteristics. To qualify for synchronous lock time, the maximum interruption time of the signal is $10\mu$ s for a 270Mb/s signal. 1.485Gb/s, 2.97Gb/s, and 5.94Gb/s signals, as well as their f/1.001 components have a maximum interruption time of $6\mu$ s. The new signal, after interruption, must have the same frequency as the original signal but can have arbitrary phase. #### 4.3.3 Rate Detection The GS6152 can be manually forced to lock to a specific supported data rate, or automatically search for and lock to supported rates. The selection between manual and automatic rate selection is through the FORCE\_PLL\_RATE and FORCE\_PLL\_RATE\_ENABLE bits of the PLL\_CONTROL register at address 4C<sub>h</sub>. By default the device is set to automatically search for supported SDI rates. When set to automatically detect supported data rates, the device repeatedly cycles through each supported rate that is enabled through the RATE\_ENABLE\_5G94, RATE\_ENABLE\_1G485, RATE\_ENABLE\_270M and RATE\_ENABLE\_125M bits of the PLL\_CONTROL register, until the device phase locks to one of the enabled rates. If lock is lost the rate search resumes, continuously testing for each rate in sequence until lock is regained. The device reports the current data rate setting of the automatic rate search state machine through the DETECTED\_RATE bits in the PLL\_STATUS register at address 4F<sub>h</sub>. Each bit of DETECTED\_RATE is also available to output through the GPIO pins, selected for output using the GPIO[3:0]\_IO\_SELECT and GPIO[3:0]\_SELECT bits accessible in the GPIO\_CONTROL\_REG\_0 register. The supported rates that the DETECTED\_RATE bits can output are shown in Table 4-3 below. **Table 4-3: Automatic Rate Detection - Supported Data Rates** | DETECTED_RATE | Data Rate | |---------------|----------------| | 000 | 125Mb/s – MADI | | 001 | 270Mb/s – SD | | 010 | 1.485Gb/s – HD | | 011 | 2.97Gb/s – 3G | | 100 | 5.94Gb/s – 6G | ### 4.3.4 Low/High Bit Rate Detection for Slew Rate Control A status output named LBR\_HBR is provided to control the slew rate selection input of a downstream SDI cable driver. It can be connected to the SD\_EN input of drivers such as the GS6080 or GS6081 using the Semtech recommended application circuit. When this signal is HIGH, the data rate is 270Mb/s (SD) or 125Mb/s (MADI). This signal is LOW for all other supported data rates, and when the GS6152 is operating in Bypass Mode or any time the device is not locked. The LBR\_HBR output signal is available to the application on any of the GPIO[3:0] multifunction status and control pins. It is selected for output using the GPIO[3:0]\_IO\_SELECT and GPIO[3:0]\_SELECT bits accessible in the GPIO\_CONTROL\_REG\_0 and GPIO\_CONTROL\_REG\_1 registers. By default, LBR\_HBR is output on GPIO2. ### **4.4 Low Power Modes** The device can be programmed via the GSPI to operate in two different low power modes. SLEEP mode has minimum power consumption at the expense of recovery time upon de-assertion of the FORCE\_PWRDN\_SLEEP bit. STANDBY mode has higher power consumption relative to SLEEP mode but minimizes time to return to operation on de-assertion of the FORCE\_PWRDN\_STANDBY bit. The features affected by each mode are outlined below. #### SLEEP mode: - LOS detection remains functional - The GSPI remains functional - The reference oscillator remains functional #### STANDBY mode: - LOS detection remains functional - The GSPI remains functional - The reference oscillator remains functional - The VCO and PLL remains functional so as to minimize the lock time when a signal is detected - The rate detector remains set to the last valid data rate. On detection of a signal, the last valid rate is tested first by the rate detect state machine The device can be programmed to automatically enter into SLEEP or STANDBY mode when LOS is asserted by programming the AUTO\_PWRDN\_DISABLE bit in the PWRDN\_CONTROL register at address 17<sub>h</sub>. The AUTO\_PWRDN\_MODE bit in the same register selects which mode, SLEEP or STANDBY, is entered into upon assertion of LOS. The device also features a power-save feature that reduces power when the CDR is locked to HD, 3G or 6G rates. The HS\_LOCKED\_POWER\_SAVE parameter of register PWR\_CONTROL at address D2 $_{\rm h}$ can be set to 1 to enable this feature. ## 4.5 Serial Data Output The GS6152 has two current-mode differential output drivers, each capable of driving up to $930 \text{mV}_{DD}$ differential into an external $100\Omega$ differential load. The output drivers operate with any binary coded signal with supported data rates up to 5.94Gb/s. This is applicable to the serial data (DDO, $\overline{DDO}$ , DDO1, $\overline{DDO1}$ ) outputs of the device. ### 4.5.1 Output Impedance Each of the GS6152's output buffers include two on-chip, $50\Omega$ termination resistors. ### 4.5.2 Output Signal Interface Levels The serial digital outputs operate within specification with an output CML power supply of 1.2V to 2.5V. ### 4.5.3 Adjustable Output Swing Through the GSPI, the output swing can be set in the range from approximately $230 \text{mV}_{ppd}$ to $930 \text{mV}_{ppd}$ in $45 \text{mV}_{ppd}$ increments, when the outputs are terminated with $50\Omega$ loads. For the exact values, please see Table 4-4 below. The output swing for each data rate is controlled using the bits in the DRIVER\_CONTROL\_REG\_3, DRIVER\_CONTROL\_REG\_4, DRIVER\_CONTROL\_REG\_5, and DRIVER\_CONTROL\_REG\_6 registers at addresses 1C<sub>h</sub> through 1F<sub>h</sub>. The device automatically adjusts the swing setting depending on the state of the device (i.e. detected rate, bypass mode, or mute). There are separate register controls for mute, bypass and each data rate. **Table 4-4: Serial Digital Output Swing Settings** | Register Setting<br>(See Note 1) | Min | Тур | Max | Units | |----------------------------------|-----|-----|-----|-------| | 0000 <sub>b</sub> | 175 | 230 | 290 | mV | | 0001 <sub>b</sub> | 205 | 275 | 345 | mV | | 0010 <sub>b</sub> | 245 | 325 | 405 | mV | | 0011 <sub>b</sub> (default) | 280 | 370 | 460 | mV | | 0100 <sub>b</sub> | 310 | 410 | 510 | mV | | 0101 <sub>b</sub> | 345 | 460 | 575 | mV | | 0110 <sub>b</sub> | 380 | 510 | 640 | mV | | 0111 <sub>b</sub> | 420 | 560 | 700 | mV | **Table 4-4: Serial Digital Output Swing Settings (Continued)** | Register Setting<br>(See Note 1) | Min | Тур | Max | Units | |----------------------------------|-----|-----|------|-------| | 1000 <sub>b</sub> | 455 | 605 | 760 | mV | | 1001 <sub>b</sub> | 490 | 655 | 820 | mV | | 1010 <sub>b</sub> | 530 | 705 | 880 | mV | | 1011 <sub>b</sub> | 565 | 755 | 945 | mV | | 1100 <sub>b</sub> | 600 | 800 | 1000 | mV | | 1101 <sub>b</sub> | 630 | 840 | 1050 | mV | | 1110 <sub>b</sub> | 670 | 890 | 1110 | mV | | 1111 <sub>b</sub> | 700 | 930 | 1160 | mV | #### Note: Applicable registers that can be programmed with the values shown above are DDO0\_SWING\_1G485, DDO0\_SWING\_270M, DDO0\_SWING\_125M, DDO0\_SWING\_BYPASS, DDO0\_SWING\_MUTE, DDO0\_SWING\_5G94, DDO0\_SWING\_2G97, DDO1\_SWING\_1G485, DDO1\_SWING\_270M, DDO1\_SWING\_125M, DDO1\_SWING\_BYPASS, DDO1\_SWING\_MUTE, DDO1\_SWING\_5G94, and DDO1\_SWING\_2G97 ### 4.5.4 Output De-emphasis The GS6152 features adjustable output de-emphasis to compensate for PCB dielectric trace loss. Each output can be independently set to a different de-emphasis setting for each detected rate through controls found in the DRIVER\_CONTROL\_REG\_1 and DRIVER\_CONTROL\_REG\_2 registers. The effect of de-emphasis, illustrated in Figure 4-3, is to attenuate the swing of bits that do not follow a bit transition ( $V_{DE}$ ). The swing of bits that do follow a bit transition ( $V_{nom}$ ) is set by the output swing registers found in Section 4.5.3 and do not depend on the de-emphasis settings. Figure 4-3: De-emphasis Waveform The default de-emphasis settings for each rate are given in the register descriptions for DRIVER\_CONTROL\_REG\_1 and DRIVER\_CONTROL\_REG\_2 in Table 5-1. De-emphasis is disabled on both outputs in Bypass mode, when the output is muted, or when the device is not locked. ### 4.5.5 Output Common Mode Voltage The output common mode voltage level ( $V_{CMOUT}$ ) is a function of the output voltage swing, the output driver supply voltage ( $V_{CC\_DDO}$ ) and how the transmission line is terminated. If the outputs are terminated through $50\Omega$ resistors to a voltage $V_{TERM}$ equal to $V_{CC\_DDO}$ , as shown in Figure 4-5 below, the output common mode voltage is given by the following expression: $$V_{CMOUT} = V_{CC\_DDO} - \frac{\Delta V_{DDO}}{4}$$ Equation 4-2 If the differential outputs are terminated across a $100\Omega$ resistor, as shown in Figure 4-4 below, the output common mode voltage is given by the following expression: $$V_{CMOUT} = V_{CC\_DDO} - \frac{\Delta V_{DDO}}{2}$$ Equation 4-3 Figure 4-4: $100\Omega$ Parallel Output Termination Rev.2 **July 2015** Figure 4-5: $50\Omega$ Termination to $V_{TERM}$ ### 4.6 Output Mute and Disable The GS6152 outputs can each be individually muted using the DDO0\_MUTE and DDO1\_MUTE bits in the DRIVER\_CONTROL\_REG\_0 register at address 19<sub>h</sub>. Each output can also be independently disabled through either register or GPIO control. When disabled each pin of the output is pulled to $V_{CC\_DDO}$ . Register DRIVER\_CONTROL\_REG\_0 contains both register based disable bits (DDO0\_DISABLE, DDO1\_DISABLE) and bits for selection between register and GPIO control (DDO0\_DISABLE\_SELECT, DDO1\_DISABLE\_SELECT). For GPIO control refer to Section 4.10. By default DDO0, $\overline{DDO0}$ is enabled/disabled through register control and set to enabled. DDO1, $\overline{DDO1}$ is enabled by default. www.semtech.com ## 4.7 Bypass Mode In CDR Bypass mode, the GS6152 passes the input data to the outputs, bypassing the retiming functionality. There are two bits in the control registers that control the bypass function: MANUAL\_BYPASS and AUTO\_BYPASS in the CDR\_BYPASS register at address 20<sub>h</sub>. The MANUAL\_BYPASS bit is inactive (set to 0) by default. The AUTO\_BYPASS bit is active (set to 1) by default, and places the GS6152 CDR into bypass mode when the PLL is not locked to a data rate. The bypass function does not affect the trace equalization function of the device. **Note:** If MANUAL\_BYPASS is active, it overrides the AUTO\_BYPASS bit setting. ### 4.8 DVB-ASI The GS6152 has the ability to reclock DVB-ASI signals at 270Mb/s. All relevant settings and control registers that apply to SD-SDI signals at 270Mb/s are also compatible with DVB-ASI signals at 270Mb/s. ### 4.9 Device Power Up ### 4.9.1 Power on Reset (POR) The GS6152 features an on-chip power-on-reset that places all registers and internal state machines into their known, default states when the chip is powered up. ### 4.9.2 Reset Pin (RST) When the RST pin is set LOW, all functional blocks are set to their default conditions and high-speed data and digital functionality is suspended. When it is set HIGH, normal operation of the device resumes 0.5ms after the LOW-to-HIGH transition of the signal. This pin is not required at power up and may be left unconnected. ### 4.10 GPIO Pins Configuration The GS6152 has four GPIO pins that can each be configured as outputs for various internal status signals, or as inputs to disable either output-driver through pin control. The bits GPIO[0:3]\_IO\_SELECT are used to configure the GPIO pins as outputs (0) or inputs (1). The signals that are output or input on the GPIO pins are selected on GPIO\_CONTROL\_REG\_0 and GPIO\_CONTROL\_REG\_1. The signals that can be output on the GPIO pins are listed in Table 4-5 below. **Table 4-5: GPIO Status Outputs** | GPIO[0:3]_SELECT | Parameter | Description | | | | |------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 0000 | LOS | Loss of signal indication - High when there is no detected signal on the selected DDI input | | | | | 0001 | LOCKED | Phase lock indication - High when the CDR has phase-locked to a valid input signal | | | | | 0010 | LBR_HBR | Low bit-rate/High bit-rate - High when the part is locked to the SD data rate; low for all other data rates and in bypass. | | | | | 0101 | RATE_DET0 | Rate Detect - Three bits used in conjunction that represent | | | | | 0110 | RATE_DET1 | the data rate detected by the rate search state machine. | | | | | 0111 | RATE_DET2 | Refer to Table 4-3 for rate encoding details. | | | | | 1000 | LOCKED_125M | High when the rate search state machine is locked to a MADI data rate (125Mb/s) | | | | | 1001 | LOCKED_270M | High when the rate search state machine is locked to an SD data rate (270Mb/s) | | | | | 1010 | LOCKED_1G485 | High when the rate search state machine is locked to an HD data rate (1.485Gb/s) | | | | | 1011 | LOCKED_2G97 | High when the rate search state machine is locked to a 3G data rate (2.97Gb/s) | | | | | 1100 | LOCKED_5G94 | High when the rate search state machine is locked to a 6G data rate (5.94Gb/s) | | | | | 1101 | RATE_CHANGE | When a change in the data rate is detected by the rate search state machine, the RATE_CHANGE signal is pulsed high for a duration of 37ns | | | | The signals that can be input on the GPIOs are listed in Table 4-6 below. **Table 4-6: GPIO Signal Inputs** | GPIO[0:3]_SELECT | Parameter | Description | |------------------|--------------|--------------------------------------------| | 0000 | DDO0_DISABLE | Disables serial data output 0 (DDO0, DDO0) | | 0001 | DDO1_DISABLE | Disables serial data output 1 (DDO1, DDO1) | By default, the GPIO pins are configured to the following parameters: GPIO0: LOS (output) GPIO1: LOCKED (output) GPIO2: LBR\_HBR (output) GPIO3: DDO1\_DISABLE (input) ### 4.11 GSPI Host Interface The GS6152 is controlled via the Gennum Serial Peripheral Interface (GSPI). The GSPI host interface is comprised of a serial data input signal (SDIN pin), serial data output signal (SDOUT pin), an active-low chip select ( $\overline{CS}$ pin) and a burst clock (SCLK pin). The GS6152 is a slave device, therefore the SCLK, SDIN and $\overline{\text{CS}}$ signals must be sourced by the application host processor. All read and write access to the device is initiated and terminated by the application host processor. It is strongly recommended to connect the GSPI pins of the GS6152 to a host/system processor/controller or FPGA to facilitate optimization of the device to meet specific application requirements. Modification of many device settings is only facilitated through the GSPI of the GS6152, and is not available on external pins. #### 4.11.1 CS Pin The Chip Select pin $(\overline{CS})$ is an active-low signal provided by the host processor to the GS6152. The high-to-low transition of this pin marks the start of serial communication to the GS6152. The low-to-high transition of this pin marks the end of serial communication to the GS6152. There is an option for each device to use a separate unique Chip Select signal from the host processor or for up to 32 devices to be connected to a single Chip Select when making use of the Unit Address feature. Only those devices whose Unit Address matches the UNIT ADDRESS in the GSPI Command Word will respond to communication from the host processor (unless the B'CAST ALL bit in the GSPI Command Word is set to 1). #### 4.11.2 SDIN Pin The SDIN pin is the GSPI serial data input pin of the GS6152. The 16-bit Command and Data Words from the host processor or from the SDOUT pin of other devices are shifted into the device on the rising edge of SCLK when the $\overline{CS}$ pin is low. #### **4.11.3 SDOUT Pin** The SDOUT pin is the GSPI serial data output of the GS6152. All data transfers out of the GS6152 to the host processor or to the SDIN pin of other connected devices occur from this pin. By default at power up or after system reset, the SDOUT pin provides a non-clocked path directly from the SDIN pin, regardless of the $\overline{\text{CS}}$ pin state, except during the GSPI Data Word portion for read operations to the device. This allows multiple devices to be connected in Loop-Through configuration. For read operations, the SDOUT pin is used to output data read from an internal Configuration and Status Register (CSR) when $\overline{CS}$ is LOW. Data is shifted out of the device on the falling edge of SCLK, so that it can be read by the host processor or other downstream connected device on the subsequent SCLK rising edge. #### 4.11.3.1 GSPI Link Disable Operation It is possible to disable the direct SDIN to SDOUT (Loop-Through) connection by writing a value of 1 to the GSPI\_LINK\_DISABLE bit in REGISTER\_0. When disabled, any data appearing at the SDIN pin will not appear at the SDOUT pin and the SDOUT pin is HIGH. **Note:** Disabling the Loop-Through operation is temporarily required when initializing the Unit Address for up to 32 connected devices. The time required to enable/disable the Loop-Through operation from assertion of the register bit is less than the GSPI configuration command delay as defined by the parameter $t_{cmd\_GSPI\_config}$ (5 SCLK cycles). Table 4-7: GSPI\_LINK\_DISABLE Bit Operation | Bit State | Description | |-----------|-------------------------------------------------------------------------| | 0 | SDIN pin is looped through to the SDOUT pin | | 1 | Data appearing at SDIN does not appear at SDOUT, and SDOUT pin is HIGH. | Figure 4-6: GSPI\_LINK\_DISABLE Operation #### 4.11.3.2 GSPI Bus-Through Operation Using GSPI Bus-Through operation, the GS6152 can share a common PCB trace with other GSPI devices for SDOUT output. When configured for Bus-Through operation, by setting GSPI\_BUS\_THROUGH\_ENABLE bit to 1, the SDOUT pin will be high-impedance when the $\overline{\text{CS}}$ pin is HIGH. When the $\overline{\text{CS}}$ pin is LOW, the SDOUT pin will be driven and will follow regular read and write operation as described in Section 4.11.3. Rev.2 **July 2015** Multiple chains of GS6152 devices can share a single SDOUT bus connection to host by configuring the devices for Bus-Through operation. In such configuration, each chain requires a separate Chip Select $(\overline{CS})$ . Figure 4-7: GSPI\_BUS\_THROUGH\_ENABLE Operation #### 4.11.4 SCLK Pin The SCLK pin is the GSPI serial data shift clock input to the device, and must be provided by the host processor. Serial data is clocked into the GS6152 SDIN pin on the rising edge of SCLK. Serial data is clocked out of the device from the SDOUT pin on the falling edge of SCLK (read operation). SCLK is ignored when $\overline{\text{CS}}$ is HIGH. The maximum interface clock rate is 27MHz. ### **4.11.5 Command Word Description** All GSPI accesses are a minimum of 32 bits in length (a 16-bit Command Word followed by a 16-bit Data Word) and the start of each access is indicated by the high-to-low transition of the chip select $\overline{(CS)}$ pin of the GS6152. The format of the Command Word and Data Words are shown in Figure 4-8. Data received immediately following this high-to-low transition will be interpreted as a new Command Word. #### 4.11.5.1 R/W bit - B15 Command Word This bit indicates a read or write operation. When $R/\overline{W}$ is set to 1, a read operation is indicated, and data is read from the register specified by the ADDRESS field of the Command Word. When $R/\overline{W}$ is set to 0, a write operation is indicated, and data is written to the register specified by the ADDRESS field of the Command Word. #### 4.11.5.2 B'CAST ALL - B14 Command Word This bit is used in write operations to configure all devices connected in Loop-Through and Bus-Through configuration with a single command. When B'CAST ALL is set to 1, the following Data Word (AUTOINC = 0) or Data Words (AUTOINC = 1) are written to the register specified by the ADDRESS field of the Command Word (and subsequent addresses when AUTOINC = 1), regardless of the setting of the UNIT ADDRESS(es). When B'CAST ALL is set to 0, a normal write operation is indicated. Only those devices that have a Unit Address matching the UNIT ADDRESS field of the Command Word write the Data Word to the register specified by the ADDRESS field of the Command Word. #### 4.11.5.3 EMEM - B13 Command Word When the EMEM bit is 1 the Address Word is extended to 23 bits to allow access to registers located in the extended memory space. When the EMEM bit is 0, the address word is limited to 7 bits. #### 4.11.5.4 AUTOINC - B12 Command Word When AUTOINC is set to 1, Auto-Increment read or write access is enabled. In Auto-Increment Mode, the device automatically increments the register address for each contiguous read or write access, starting from the address defined in the ADDRESS field of the Command Word. The internal address is incremented for each 16-bit read or write access until a low-to-high transition on the $\overline{CS}$ pin is detected. When AUTOINC is set to 0, single read or write access is required. Auto-Increment write must not be used to update values in HOST\_CONFIG. #### 4.11.5.5 UNIT ADDRESS - B11:B7 Command Word The 5 bits of the UNIT ADDRESS field of the Command Word are used to select one of 32 devices connected on a single chip select in Loop-Through or Bus-Through configurations. Read and write accesses are only accepted if the UNIT ADDRESS field matches the programmed DEVICE UNIT ADDRESS in HOST CONFIG. By default at power-up or after a device reset, the DEVICE\_UNIT\_ADDRESS is set to 00h #### 4.11.5.6 ADDRESS - B6:B0 Command Word If the extended memory is not being accessed (EMEM = 0), the 7 bits of the ADDRESS field are used to select one of 128 register addresses in the device in single read or write access mode, or to set the starting address for read or write accesses in Auto-Increment Mode. Figure 4-8: Command and Data Word Format When EMEM is set to 1, the Address Word is extended to 23 bits. The Command and Data Word format will be extended by another 16 bits, and is shown in Figure 4-9 below. Figure 4-9: Command and Data Word Format with EMEM set to 1 ## **4.11.6 GSPI Transaction Timing** Figure 4-10: GSPI External Interface Timing **Table 4-8: GSPI Timing Parameters** | Parameter | Symbol | Equivalent<br>SCLK<br>Cycles<br>(at 27MHz) | Min | Тур | Max | Units | |--------------------------------|----------------|--------------------------------------------|-------|-----|-----|-------| | SCLK frequency | | | _ | _ | 27 | MHz | | CS low before SCLK rising edge | t <sub>0</sub> | | 2.0 | _ | _ | ns | | SCLK period | t <sub>1</sub> | | 37 | _ | _ | ns | | SCLK duty cycle | t <sub>2</sub> | | 40 | 50 | 60 | % | | Input data setup time | t <sub>3</sub> | | 2.7 | _ | _ | ns | | SCLK idle time -write | t <sub>4</sub> | 1 | 37 | _ | _ | ns | | SCLK idle time - read | t <sub>5</sub> | 5 | 161.0 | _ | _ | ns | **Table 4-8: GSPI Timing Parameters (Continued)** | Parameter | Symbol | Equivalent<br>SCLK<br>Cycles<br>(at 27MHz) | Min | Тур | Max | Units | |-----------------------------------------------------------|-----------------------------|--------------------------------------------|-------|-----|-----|-----------------| | Inter-command delay time | t <sub>cmd</sub> | 4 | 120.0 | | _ | ns | | Inter-command delay time (after GSPI configuration write) | t <sub>cmd_GSPI_</sub> | 5 | 162.0 | _ | _ | ns | | SDO after SCLK falling edge | t <sub>6</sub> | | _ | _ | 7.5 | ns | | CS high after final SCLK falling<br>edge | t <sub>7</sub> | | 0.0 | _ | _ | ns | | Input data hold time | t <sub>8</sub> | | 1.0 | _ | _ | ns | | CS high time | t <sub>9</sub> | | 57.0 | _ | _ | ns | | SDIN to SDOUT combinational delay | | | _ | _ | 5.0 | ns | | Max. chips daisy chained at max SCLK frequency | When host c | locks in SDOUT | _ | _ | 1 | GS6152<br>chips | | Max. frequency for 32 daisy-chained devices | data on rising edge of SCLK | | _ | _ | 2.1 | MHz | | Max. chips daisy-chained at max. SCLK frequency | When host clocks in SDOUT | | _ | _ | 3 | GS6152<br>chips | | Max. frequency for 32 daisy-chained devices | data on fallin | g edge of SCLK | _ | _ | 2.2 | MHz | #### Note: ### 4.11.7 Single Read/Write Access Single read/write access timing for the GSPI interface is shown in Figure 4-11 to Figure 4-15. When performing a single read or write access, one Data Word is read from/written to the device per access. Each access is a minimum of 32-bits long, consisting of a Command Word and a single Data Word. The read or write cycle begins with a high-to-low transition of the $\overline{\text{CS}}$ pin. The read or write access is terminated by a low-to-high transition of the $\overline{\text{CS}}$ pin. The maximum interface clock rate is 27MHz and the inter-command delay time indicated in the figures as $t_{cmd}$ , is a minimum of 4 SCLK clock cycles. After modifying values in HOST\_CONFIG, the inter-command delay time, $t_{cmd\_GSPl\_config}$ , is a minimum of 5 SCLK clock cycles. For read access, the time from the last bit of the Command Word to the start of the data output, as defined by $t_5$ , corresponds to no less than 5 SCLK clock cycles at 27MHz. $<sup>1. \ \</sup> t_{cmd\_GSPl\_conf} \ inter-command \ delay \ must \ be \ used \ whenever \ modifying \ HOST\_CONFIG \ register \ at \ address \ 0x00$ Figure 4-11: GSPI Write Timing – Single Write Access with Loop-Through Operation (default) Figure 4-12: GSPI Write Timing – Single Write Access with GSPI Link-Disable Operation Figure 4-13: GSPI Write Timing – Single Write Access with Bus-Through Operation Figure 4-14: GSPI Read Timing – Single Read Access with Loop-Through Operation (default) Figure 4-15: GSPI Read Timing – Single Read Access with Bus-Through Operation #### 4.11.8 Auto-increment Read/Write Access Auto-increment read/write access timing for the GSPI interface is shown in Figure 4-16 to Figure 4-20. Auto-increment mode is enabled by the setting of the AUTOINC bit of the Command Word. In this mode, multiple Data Words can be read from/written to the device using only one starting address. Each access is initiated by a high-to-low transition of the $\overline{CS}$ pin, and consists of a Command Word and one or more Data Words. The internal address is automatically incremented after the first read or write Data Word, and continues to increment until the read or write access is terminated by a low-to-high transition of the $\overline{CS}$ pin. Note: Writing to HOST\_CONFIG using Auto-increment access is not allowed. The maximum interface clock rate is 27MHz and the inter-command delay time indicated in the diagram as $t_{cmd}$ , is a minimum of 4 SCLK clock cycles. For read access, the time from the last bit of the first Command Word to the start of the data output of the first Data Word as defined by $t_5$ , will be no less than 5 SCLK cycles at 27MHz. All subsequent read data accesses will not be subject to this delay during an Auto-Increment read. Figure 4-16: GSPI Write Timing – Auto-Increment with Loop-Through Operation (default) Figure 4-17: GSPI Write Timing – Auto-Increment with GSPI Link Disable Operation Figure 4-18: GSPI Write Timing – Auto-Increment with Bus-Through Operation Figure 4-19: GSPI Read Timing – Auto-Increment Read with Loop-Through Operation (default) Rev.2 **July 2015** Figure 4-20: GSPI Read Timing – Auto-Increment Read with Bus-through Operation ### 4.11.9 Setting a Device Unit Address Multiple (up to 32) GS6152 devices can be connected to a common Chip Select (CS) in Loop-Through or Bus-Through operation. To ensure that each device selected by a common $\overline{CS}$ can be separately addressed, a unique Unit Address must be programmed by the host processor at start-up as part of system initialization or following a device reset. **Note:** By default at power up or after a device reset, the DEVICE\_UNIT\_ADDRESS of each device is set to 0h and the SDIN->SDOUT non-clocked loop-through for each device is enabled. These are the steps required to set the DEVICE\_UNIT\_ADDRESS of devices in a chain to values other than 0: - Write to Unit Address 0 selecting HOST\_CONFIG (ADDRESS = 0), with the GSPI\_LINK\_DISABLE bit set to 1 and the DEVICE\_UNIT\_ADDRESS field set to 0. This disables the direct SDIN->SDOUT non-clocked path for all devices on chip select. - 2. Write to Unit Address 0 selecting HOST\_CONFIG (ADDRESS = 0), with the GSPI\_LINK\_DISABLE bit set to 0 and the DEVICE\_UNIT\_ADDRESS field set to a unique Unit Address. This configures DEVICE\_UNIT\_ADDRESS for the first device in the chain. Each subsequent such write to Unit Address 0 will configure the next device in the chain. If there are 32 devices in a chain, the last (32nd) device in the chain must use DEVICE\_UNIT\_ADDRESS value 0. - 3. Repeat step 2 using new, unique values for the DEVICE\_UNIT\_ADDRESS field in HOST\_CONFIG until all devices in the chain have been configured with their own unique Unit Address value. **Note:** $t_{cmd\_GSPl\_conf}$ delay must be observed after every write that modifies HOST CONFIG. All connected devices receive this command (by default the Unit Address of all devices is 0), and the Loop-Through operation will be re-established for all connected devices. Once configured, each device will only respond to Command Words with a UNIT ADDRESS field matching the DEVICE\_UNIT\_ADDRESS in HOST\_CONFIG **Note:** Although the Loop-Through and Bus-Through configurations are compatible with previous generation GSPI enabled devices (backward compatibility), only devices supporting Unit Addressing can share a chip select. All devices on any single chip select must be connected in a contiguous chain with only the last device's SDOUT connected to the application host processor. Multiple chains configured in Bus-Through mode can have their final SDOUT outputs connected to a single application host processor input. ## 4.11.10 Default GSPI Operation By default at power up or after a device reset, the GS6152 is set for Loop-Through Operation and the internal DEVICE\_UNIT\_ADDRESS field of the device is set to 0. Figure 4-21 shows a functional block diagram of the Configuration and Status Register (CSR) map in the GS6152 for non-extended memory accesses (EMEM = 0). bits [15] [12] [11:7] [6:0] **BCAST Unit Address** Local Address Auto **EMEM** R/W CMD Inc 32 devices 128 registers bits [15:0] Compa DATA Data to be written / Read Data bits [14] [13] [4:0] Read/Write Reg 0 GSPI\_LINK \_DISABLE Rea 1 Configuration and Status Registers Reg 128 Figure 4-21: Internal Register Map Functional Block Diagram At power-up or after a device reset, DEVICE\_UNIT\_ADDRESS = 00h The steps required for the application host processor to write to the Configuration and Status Registers via the GSPI, are as follows: - 1. Set Command Word for write access $(R/\overline{W} = 0)$ to the local registers 0h-80h; set Auto Increment; set the Unit Address field in the Command Word to match the configured DEVICE\_UNIT\_ADDRESS which will be zero. Write the Command Word. - 2. Write the Data Word to be written to the first register. - 3. Write the Data Word to be written to the next register in Auto Increment mode, etc. Read access is the same as the above with the exception of step 1, where the Command Word is set for read access ( $R/\overline{W} = 1$ ). **Note:** The UNIT ADDRESS field of the Command Word must always match DEVICE\_UNIT\_ADDRESS for an access to be accepted by the device. Changing DEVICE\_UNIT\_ADDRESS to a value other than 0 is only required if multiple devices are connected to a single chip select (in Loop-Through or Bus-Through configuration.) ## 4.12 Diagnostic Features To aid in debug, the GS6152 has an on-chip eye monitoring, error counting and PRBS-signal generation features that can be used to check system links for error-free operation. The PRBS signal generator outputs a PRBS7 bit stream ( $x^7+x^6+1$ polynomial) or clock (at the reference or divided rates) which can be clocked from either an on-chip or off-chip source. The eye monitor is a 128-bit horizontal eye monitor (HEM) that can automatically detect the error-free eye width, the first error-free phase position and provide a bitmap of the error status of each phase without affecting the retiming capability of the CDR. Additionally, the HEM can be configured to manually count the number of errors at a given phase for a given time interval or to continually count errors until programmed to stop. In any of these three modes, described in the next section, Section 4.12.1, the criteria for measuring a bit error can also be set to measure bit errors of arbitrary data (in which the input to the CDR is assumed to be BER-free at some phase) or by checking against a PRBS7 bit stream for measuring error-free performance of upstream devices. PRBS checking is described in Section 4.12.2. The PRBS generator is described in Section 4.12.3. The HEM and PRBSCHK features operate at 3Gb/s and HD data rates, while the PRBS generator operates at 3G, HD, SD and MADI rates. ### 4.12.1 Horizontal Eye Monitor Modes The three modes of bit error characterization of the HEM are described below. In this section it is assumed that arbitrary data is being input and checked. For each of these modes (and the PRBS7 input data checking mode in section 4.12.3) the Horizontal Eye Monitor must be enabled by setting the HORIZONTAL\_EYE\_MON\_ENABLE bit of the EYE\_MON\_ENABLE register at address 23h. ### 4.12.1.1 Automatic Eye Scan The automatic eye-scan mode measures the error-free eye width and first error-free phase (EYE\_WIDTH and STARTING\_PHASE bits, respectively, of EYE\_MON\_STATUS\_REG\_2) position as well as the resultant error bitmap of each of the 128 phases (EYE\_BITMAP bits of EYE\_MON\_STATUS\_REG\_4 to EYE\_MON\_STATUS\_REG\_11, least-significant bits correspond to leftmost bits). A bit value of 1 in the bitmap indicates error-free operation at the phase that corresponds to the bit. A bit value of 0 indicates more than the ERROR\_THRESHOLD number of errors have been counted and the bit is considered as an error bit. It should be noted that the eye is not necessarily centered in the results, i.e. the crossing may be in the center of the bitmap and the open eye can wrap around from phase 127 back to 0. The automatic eye scan takes this into account and calculates the value for the error-free eye across the wrapping while the error-free phase corresponds to the leftmost portion of the error-free eye rather than the leftmost error-free phase in the bitmap. Refer to Figure 4-22 below. Figure 4-22: Example Eye Monitor Bitmap With the eye monitor enabled by setting the HORIZONTAL\_EYE\_MON\_ENABLE bit an eye scan is started by writing a 1 to the AUTO\_SCAN\_START bit of the EYE\_MON\_SCAN\_START register. The eye-scan state machine then scans the eye and writes a 0 to the AUTO\_SCAN\_START bit when it completes. The values in the above registers are then valid if lock was not lost at any point during the eye scan. It is therefore recommended that the LOCK\_LOST\_STICKY bit of the STICKY\_STATUS register is cleared before running the eye scan and checking its value after the eye scan is complete. After a successful automatic eye scan, the EYE\_WIDTH bits hold a value corresponding to the number of phases that had errors that did not exceed a predefined threshold. This error threshold is defined as the number of errors that must be observed before the phase is deemed to be not error-free and is set in the ERROR\_THRESHOLD bits of the EYE\_MON\_CONTROL\_REG\_4 register. By default the error threshold is set to 3. A typical relationship between the EYE\_WIDTH result and the input jitter amplitude is given in Figure 4-22. Figure 4-23: HEM Eye Width vs. Input Jitter The eye scan state machine counts errors at each of the 128 phases to determine the above eye parameters, returning a 1 in the appropriate bit of the bitmap for an error-free measurement, and a 0 when an error has been detected. The length of each measurement, SAMPLE\_TIME, is determined by Equation 4-4. SAMPLE\_TIME = MEASUREMENT\_PREDIVIDER $\times$ (MEASUREMENT\_TIME + 1) $\times$ 1/(108MHz) Equation 4-4 In Equation 4-4, MEASUREMENT\_PREDIVIDER and MEASUREMENT\_TIME are bits of the EYE\_MON\_CONTROL\_REG\_1 and EYE\_MON\_CONTROL\_REG\_2 registers, respectively. By default MEASUREMENT\_PREDIVIDER is set to 4x (bit value 0) and MEASUREMENT\_TIME is set to A8Bh yielding a default measurement time per phase of 100 $\mu$ s. The length of time to complete a full eye scan is then approximately 128 bits x SAMPLE\_TIME x 2 passes. Two passes are executed by the state machine when checking arbitrary data to map the left and right portions of the eye separately. The equivalent bit-error-rate is then defined as at least ERROR\_THRESHOLD / (data rate \* SAMPLE\_TIME) for phases with errors. ### 4.12.1.2 Single Timed Measurement A manual timed measurement can be used to count the number of errors at a single phase for a pre-defined length of time. The length of the measurement is defined by the number of bit errors recorded is stored in the ERROR\_COUNT bits of the EYE\_MON\_STATUS\_REG\_3 register. The phase to be measured is set by setting the MANUAL\_PHASE bit of EYE\_MON\_CONTROL\_REG\_5, and for arbitrary data the EYE\_MON\_WINDOW setting of the EYE\_MON\_CONTROL\_REG\_6. For arbitrary data patterns the EYE\_MON\_WINDOW setting sets which portion of the eye is being measured. The result for any phase is the lesser result stored in ERROR\_COUNT of the measurements at each EYE\_MON\_WINDOW setting, 0 and 1. For PRBS7 data only the MANUAL\_PHASE bit needs to be set and the EYE\_MON\_WINDOW bit can be arbitrarily set. The left and right portions of the eye are overlapped (wrap around the bit map). Resetting the error indicator to 0 is done by programming the EYE\_MON\_FORCE\_CLEAR and EYE\_MON\_CLEAR bits of the EYE\_MON\_CONTROL\_REG\_6 register to 1. Both bits should be set to 0 before starting a new measurement. #### 4.12.1.3 Continuous Measurement A manual continuous measurement can be used to continually count the number of errors at a single phase until explicitly stopped by disabling the manual continuous mode. A continuous measurement is started by first setting the MANUAL\_PHASE bit of EYE\_MON\_CONTROL\_REG\_5, and for arbitrary data the EYE\_MON\_WINDOW setting of the EYE\_MON\_CONTROL\_REG\_6, then enabling the measurement by setting the CONTINUOUS\_SCAN\_ENABLE bit of the EYE\_MON\_CONTROL\_REG\_0 register to 1 (enable measurement). When it is desired to stop the measurement the CONTINUOUS\_SCAN\_ENABLE bit of the EYE\_MON\_CONTROL\_REG\_0 register should be set to 0 (disable measurement). The result, the number of errors counted, is stored in ERROR\_COUNT bits of the EYE\_MON\_STATUS\_REG\_3 register. Resetting the error indicator to 0 is done by programming the EYE\_MON\_FORCE\_CLEAR and EYE\_MON\_CLEAR bits of the EYE\_MON\_CONTROL\_REG\_6 register to 1. Both bits should be set to 0 before starting a new measurement. ### 4.12.2 PRBS Checker PRBS7 data streams can be checked for bit-errors at both the input of the CDR (non re-timed Trace EQ output) and output of the CDR (re-timed output). Although the general sequence for checking the input and output of the CDR are similar, different registers are used to program and check the results of each. #### 4.12.2.1 Input PRBS Checker The Input PRBS checker checks the eye and/or counts bit errors at the Trace EQ output/input to the CDR. This feature can be used to optimize the Trace EQ setting, other upstream jitter optimizations or to simply check for error-free transmission to the CDR. The operation of the Input PRBS checker is similar to the Horizontal Eye Monitor for Arbitrary Data, in the previous section, providing the same functionality of automatic eye monitoring, manual timed error checking at a single phase and continuous error checking at a single phase. Because the same sequence and most of the same registers are used to operate the Input PRBS checker (and in fact Input PRBS checking is automatically performed by the device when an Arbitrary Data eye scan or error check is performed) the user is referred to the previous section for details on programming the HEM. PRBS-specific registers which are additionally set or observed and their Arbitrary Data equivalents are given in Table 4-9 below. Table 4-9: Arbitrary Data Checker Registers and Equivalent Input PRBS7 Checker Registers | Arbitrary Da | ta Checker | Input PR | BS7 Checker | |-----------------------|---------------------|-----------------------|----------------------------------| | Register | Parameter | Register | Parameter | | Does Not | Apply | EYE_MON_ENABLE | EYE_MON_PRBS_NODATA_SET | | EYE_MON_CONTROL_REG_4 | ERROR_THRESHOLD | EYE_MON_CONTROL_REG_3 | EYE_MON_PRBS_ERROR_<br>THRESHOLD | | EYE_MON_CONTROL_REG_6 | EYE_MON_WINDOW | Does | Not Apply | | EYE_MON_CONTROL_REG_6 | EYE_MON_FORCE_CLEAR | EYE_MON_CONTROL_REG_6 | EYE_MON_PRBS_FORCE_CLEAR | | EYE_MON_CONTROL_REG_6 | EYE_MON_CLEAR | EYE_MON_CONTROL_REG_6 | EYE_MON_PRBS_CLEAR | | EYE_MON_STATUS_REG_2 | STARTING_PHASE | EYE_MON_STATUS_REG_0 | EYE_MON_PRBS_STARTING_<br>PHASE | | EYE_MON_STATUS_REG_2 | EYE_WIDTH | EYE_MON_STATUS_REG_0 | EYE_MON_PRBS_EYE_WIDTH | | EYE_MON_STATUS_REG_2 | ERROR_COUNT | EYE_MON_STATUS_REG_1 | EYE_MON_PRBS_ERROR_COUNT | | Does Not | Apply | EYE_MON_STATUS_REG_12 | EYE_MON_PRBS_NODATA | The eye bitmap registers in EYE\_MON\_STATUS\_REG\_4... EYE\_MON\_STATUS\_REG\_11 can be set to provide the bitmap when the PRBS checker is used as the criteria for bit errors when the EYE\_MON\_SELECT bit is set to 0 (PRBS7 bit stream). Due to the nature of the PRBS polynomial an input without data transitions may be detected as error-free. To circumvent this possibility the EYE\_MON\_PRBS\_NODATA bit of the EYE\_MON\_STATUS\_REG\_12 register indicates if no data transitions have been detected if the bit remains high after the EYE\_MON\_PRBS\_NODATA\_SET bit of the EYE\_MON\_ENABLE register has been toggled high, then low. ### 4.12.2.2 Re-timed Data PRBS Checker The re-timed bit stream is checked using a separate PRBS checker which is controlled and checked with separate registers from either the arbitrary eye monitor or Input PRBS7 checker and is enabled by setting the PRBS\_MON\_ENABLE bit of the PRBS\_CHK\_CTRL register and controlled with registers PRBS\_CTRL\_0 ..., PRBS\_CTRL\_8. The results are stored in PRBS\_STATUS\_REG\_0 and PRBS\_STATUS\_REG\_1. The operation of the Re-timed Data PRBS checker is very similar to the Arbitrary Data HEM and Input PRBS checker and the user is referred to the previous sections for equivalent registers are given in Table 4-10 below. Table 4-10: Arbitrary Data Checker/Input PRBS7 Checker Registers and Equivalent Re-timed PRBS7 Checker Registers | Arbitrary Data Checker | Input PRBS7 Checker | Re-timed | PRBS7 Checker | |------------------------|-------------------------------|--------------------|-------------------------------------| | Register | Parameter | Register | Parameter | | EYE_MON_ENABLE | HORIZONTAL_EYE_MON_<br>ENABLE | PRBS_CHK_CTRL | PRBS_MON_ENABLE | | EYE_MON_ENABLE | EYE_MON_PRBS_NODATA<br>_SET | PRBS_CHK_CTRL | PRBS_MON_NODATA_SET | | EYE_MON_SCAN_START | MANUAL_SCAN_START | PRBS_CTRL_0 | PRBS_MON_MANUAL_START | | EYE_MON_SCAN_START | AUTO_SCAN_START | PRBS_CTRL_0 | PRBS_MON_AUTO_SCAN_START | | EYE_MON_CONTROL_REG_0 | CONTINUOUS_SCAN_<br>ENABLE | PRBS_CTRL_1 | PRBS_MON_CONTINUOUS_<br>ENABLE | | EYE_MON_CONTROL_REG_0 | EYE_MON_SOFT_RESET | PRBS_CTRL_1 | PRBS_MON_SOFT_RESET | | EYE_MON_CONTROL_REG_1 | MEASUREMENT_<br>PREDIVIDER | PRBS_CTRL_2 | PRBS_MON_MEASUREMENT<br>_PREDIVIDER | | EYE_MON_CONTROL_REG_1 | SAMPLE_INTERVAL | PRBS_CTRL_2 | PRBS_MON_SAMPLE_INTERVAL | | EYE_MON_CONTROL_REG_2 | MEASUREMENT_TIME | PRBS_CTRL_3 | PRBS_MON_MEASUREMENT_<br>TIME | | EYE_MON_CONTROL_REG_4 | ERROR_THRESHOLD | PRBS_CTRL_4 | PRBS_MON_PRBS_ERROR_<br>THRESHOLD | | EYE_MON_CONTROL_REG_5 | MANUAL_PHASE | PRBS_CTRL_5 | PRBS_MON_MANUAL_PHASE | | EYE_MON_CONTROL_REG_6 | EYE_MON_WINDOW | Doe | s Not Apply | | EYE_MON_CONTROL_REG_6 | EYE_MON_CLEAR | PRBS_CTRL_6 | PRBS_MON_CLEAR | | EYE_MON_CONTROL_REG_6 | EYE_MON_FORCE_CLEAR | PRBS_CTRL_6 | PRBS_MON_FORCE_CLEAR | | EYE_MON_STATUS_REG_2 | EYE_WIDTH | PRBS_STATUS_REG_0 | PRBS_MON_EYE_WIDTH | | EYE_MON_STATUS_REG_2 | STARTING_PHASE | PRBS_STATUS_REG_0 | PRBS_MON_STARTING_PHASE | | EYE_MON_STATUS_REG_3 | ERROR_COUNT | PRBS_STATUS_REG_1 | PRBS_MON_ERROR_COUNT | | EYE_MON_STATUS_REG_12 | EYE_MON_PRBS_NODATA | PRBS_STATUS_REG_11 | PRBS_MON_NODATA | **Note:** For all PRBS7 measurements two errors are counted for each error observed. The EYE\_MON\_ERROR\_THRESHOLD and/or PRBS\_MON\_ERROR\_THRESHOLD values should be adjusted appropriately to get the desired BER criteria. ### 4.12.3 PRBS Generator A signal generator, capable of generating PRBS7 or clock pattern data, is integrated in the device. The pattern generator can be clocked by external pins (DFT\_CLK\_IN, DFT\_CLK\_IN, GS6152 only), re-timed clock from input arbitrary data or by an on-chip open-loop VCO (default). When the on-chip VCO is selected the data rate must be selected by programming the PRBSGEN\_RATESEL bits of the PRBS\_GEN\_CTRL register. It is important to note that while the on-chip VCO is trimmed to within 0.5% of SMPTE data rates, VT variation may extend the deviation from exact SMPTE data rates. If frequency precision is required it is recommended to use the external pins or retimed clock to provide a clock reference for the PRBS generator. The selection of reference clock for the PRBS generator is done through programming the bits as in Table 4-11. Table 4-11: Reference Clock for the PRBS Generator | PRBS_EXT_CLK | PRBSGEN_CLKSEL | Clock Reference | |--------------|----------------|------------------------------------| | 0 | 0 | On-chip PRBSGEN VCO | | 0 | 1 | CDR re-timed clock | | 1 | Х | Clock reference pins (GS6152 only) | To enable the PRBS generator the PRBSGEN\_ENABLE bit of the PRBS\_GEN\_CTRL register must be set high. The PRBS bit stream starts on the falling edge of the PRBSGEN\_START bit. To output the PRBS generator on the trace driver output the OUTPUT\_PRBS\_DATA0 and/or OUTPUT\_PRBS\_DATA1 bits of the DRIVER\_CONTROL\_REG\_0 register need to be set to 1. The PRBS generator can also output a clock instead of a PRBS7 bit stream. The clock output is selected by setting the PRBSGEN\_DATASEL bit of the PRBS\_GEN\_CTRL register to 0. Both the PRBS7 generator and clock output can have their frequency of operation divided by 1, 2, 4 or 8 by setting the PRBSGEN\_DIV bits of the PRBS\_GEN\_CTRL register, down to an output data rate of 125Mb/s. Additionally, when either the On-Chip PRBSGEN VCO or the re-timed clock is used as the clock reference for the PRBS generator the phase of the output can be coarsely adjusted to 0, 90, 180 or 270° by programming PRBSGEN\_PHASE bit of the PRBS\_GEN\_CTRL register. **Note:** It is recommended that the AUTO\_LOS\_MUTE\_ENABLE and AUTO\_PWRDN\_DISABLE parameters are set to disabled when the PRBS generator uses the on-chip PRBSGEN VCO or the external clock pins to avoid muting the (PRBS generator) output upon loss of signal on the input pins. # 5. Host Interface Register Map **Table 5-1: Register Descriptions - Standard Address Space** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |----------------|------------------------|-----------------------------|--------------|-----|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:15 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | | | GSPI_LINK_DISABLE | 14:14 | RW | 0 <sub>h</sub> | GSPI loop-through disable. | | 0 <sub>h</sub> | HOST_CONFIG | GSPI_BUS_THROUGH_<br>ENABLE | 13:13 | RW | 0 <sub>h</sub> | GSPI bus-through enable. | | | | RSVD | 12:5 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | | | DEVICE_UNIT_ADDRESS | 4:0 | RW | _ | Device address programmed by application. | | 1 <sub>h</sub> | DEVICE_INFO | RSVD | 15:8 | RO | 1 <sub>h</sub> | Reserved. Do not change. | | 'n | DEVICE_INTO | DEVICE_VERSION_ID | 7:0 | RO | _ | Device Version Identifier. | | | | RSVD | 15:14 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | | | GPIO1_IO_SELECT | 13:13 | RW | 0 <sub>h</sub> | GPIO1 Input/Output Select.<br>00 <sub>b</sub> : Output<br>01 <sub>b</sub> : Input | | | | RSVD | 12:11 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | 2 <sub>h</sub> | GPIO_CONTROL_<br>REG_0 | GPIO1_SELECT | 10:7 | RW | 1 <sub>h</sub> | GPIO1 Signal Selection If GPIO1_IO_SELECT is set to 0: 0000 <sub>b</sub> : LOS 0001 <sub>b</sub> : LOCKED (default) 0010 <sub>b</sub> : LBR_HBR 0011 <sub>b</sub> : Reserved 0101 <sub>b</sub> : RATE_DET0 0110 <sub>b</sub> : RATE_DET1 0111 <sub>b</sub> : RATE_DET2 1000 <sub>b</sub> : LOCKED_125M 1001 <sub>b</sub> : LOCKED_1G485 1011 <sub>b</sub> : LOCKED_1G485 1011 <sub>b</sub> : LOCKED_5G94 1101 <sub>b</sub> : RATE_CHANGE If GPIO1_IO_SELECT is set to 1: 0000 <sub>b</sub> : DDO0_DISABLE 0001 <sub>b</sub> : DDO1_DISABLE | | | | GPIO0_IO_SELECT | 6:6 | RW | 0 <sub>h</sub> | GPIO0 Input/Output Select. 00 <sub>b</sub> : Output 01 <sub>b</sub> : Input | | | | RSVD | 5:4 | RW | 0 <sub>h</sub> | Reserved. Do not change. | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |----------------|------------------------|----------------|--------------|-----|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 <sub>h</sub> | GPIO_CONTROL_<br>REG_0 | GPIO0_SELECT | 3:0 | RW | $0_{h}$ | GPIO0 Signal Selection If GPIO0_IO_SELECT is set to 0: 0000 <sub>b</sub> : LOS (default) 0001 <sub>b</sub> : LOCKED 0010 <sub>b</sub> : LBR_HBR 0011 <sub>b</sub> : Reserved 0100 <sub>b</sub> : Reserved 0101 <sub>b</sub> : RATE_DET0 0110 <sub>b</sub> : RATE_DET1 0111 <sub>b</sub> : RATE_DET2 1000 <sub>b</sub> : LOCKED_125M 1001 <sub>b</sub> : LOCKED_1G485 1011 <sub>b</sub> : LOCKED_1G485 1011 <sub>b</sub> : LOCKED_5G94 1101 <sub>b</sub> : RATE_CHANGE If GPIO0_IO_SELECT is set to 1: 0000 <sub>b</sub> : DDO0_DISABLE 0001 <sub>b</sub> : DDO1_DISABLE | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |----------------|------------------------|-----------------|--------------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:14 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | | | GPIO3_IO_SELECT | 13:13 | RW | 1 <sub>h</sub> | GPIO3 Input/Output Select. 00 <sub>b</sub> : Output 01 <sub>b</sub> : Input | | | | RSVD | 12:11 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | 3 <sub>h</sub> | GPIO_CONTROL_<br>REG_1 | GPIO3_SELECT | 10:7 | RW | 1 <sub>h</sub> | GPIO3 Signal Selection If GPIO3_IO_SELECT is set to 0: 0000 <sub>b</sub> : LOS 0001 <sub>b</sub> : LOCKED 0010 <sub>b</sub> : LBR_HBR 0011 <sub>b</sub> : Reserved 0100 <sub>b</sub> : Reserved 0101 <sub>b</sub> : RATE_DET0 0111 <sub>b</sub> : RATE_DET1 10111 <sub>b</sub> : RATE_DET2 1000 <sub>b</sub> : LOCKED_125M 1001 <sub>b</sub> : LOCKED_270M 1010 <sub>b</sub> : LOCKED_1G485 1011 <sub>b</sub> : LOCKED_2G97 1100 <sub>b</sub> : LOCKED_5G94 1101 <sub>b</sub> : RATE_CHANGE If GPIO3_IO_SELECT is set to 1: 0000 <sub>b</sub> : DDO0_DISABLE 0001 <sub>b</sub> : DDO1_DISABLE (default) | | | | GPIO2_IO_SELECT | 6:6 | RW | 0 <sub>h</sub> | GPIO2 Input/Output Select. 00 <sub>b</sub> : Output 01 <sub>b</sub> : Input | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |----------------|------------------------|----------------|--------------|-----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 5:4 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | 3 <sub>h</sub> | GPIO_CONTROL_<br>REG_1 | GPIO2_SELECT | 3:0 | RW | <sup>2</sup> h | GPIO2 Signal Selection If GPIO2_IO_SELECT is set to 0: 0000 <sub>b</sub> : LOS 0001 <sub>b</sub> : LOCKED 0010 <sub>b</sub> : LBR_HBR (default) 0011 <sub>b</sub> : Reserved 0100 <sub>b</sub> : Reserved 0101 <sub>b</sub> : RATE_DET0 0110 <sub>b</sub> : RATE_DET1 0111 <sub>b</sub> : RATE_DET2 1000 <sub>b</sub> : LOCKED_125M 1001 <sub>b</sub> : LOCKED_1G485 1011 <sub>b</sub> : LOCKED_1G485 1011 <sub>b</sub> : LOCKED_5G94 1101 <sub>b</sub> : RATE_CHANGE If GPIO2_IO_SELECT is set to 1: 0000 <sub>b</sub> : DDO0_DISABLE 0001 <sub>b</sub> : DDO1_DISABLE | | 4 <sub>h</sub> | RESERVED | RSVD | 15:0 | RW | 1C <sub>h</sub> | Reserved. Do not change. | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |----------------|-------------------------|------------------------|--------------|-----|----------------|------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:8 | RW | A <sub>h</sub> | Reserved. Do not change. | | | | DDI3_TRACE_EQ_CONTROL | 7:6 | RW | 2 <sub>h</sub> | DDI3 Trace-EQ Configuration 00 <sub>b</sub> : OFF 01 <sub>b</sub> : 0dB/EQ BYPASS 10 <sub>b</sub> : LOW 11 <sub>b</sub> : HIGH | | 5 <sub>h</sub> | INPUT_CONTROL_<br>REG_0 | DDI2_TRACE_EQ_ CONTROL | 5:4 | RW | 2 <sub>h</sub> | DDI2 Trace-EQ Configuration 00 <sub>b</sub> : OFF 01 <sub>b</sub> : 0dB/EQ BYPASS 10 <sub>b</sub> : LOW 11 <sub>b</sub> : HIGH | | | | DDI1_TRACE_EQ_ CONTROL | 3:2 | RW | 2 <sub>h</sub> | DDI1 Trace-EQ Configuration 00 <sub>b</sub> : OFF 01 <sub>b</sub> : 0dB/EQ BYPASS 10 <sub>b</sub> : LOW 11 <sub>b</sub> : HIGH | | | | DDI0_TRACE_EQ_ CONTROL | 1:0 | RW | 2 <sub>h</sub> | DDI0 Trace-EQ Configuration 00 <sub>b</sub> : OFF 01 <sub>b</sub> : 0dB/EQ BYPASS 10 <sub>b</sub> : LOW 11 <sub>b</sub> : HIGH | | 6 <sub>h</sub> | RESERVED | RSVD | 15:0 | RW | 0 <sub>h</sub> | Reserved. Do not change. | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |----------------|-------------------------|----------------------------------|--------------|------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:12 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | | | DDI_SELECT | 11:10 | RW | 0 <sub>h</sub> | Input Selection 00 <sub>b</sub> : DDI0 01 <sub>b</sub> : DDI1 10 <sub>b</sub> : DDI2 11 <sub>b</sub> : DDI3 Used when INPUT_SELECTION_CONTROL is | | | | INPUT_SELECTION_CONTROL | 9:8 | RW | 0 <sub>h</sub> | Determines the source for the input selection block. X0 <sub>b</sub> : Use DDI_SEL0_STROBE and DDI_SEL1 pins. 01 <sub>b</sub> : Use DDI_SELECT bits 11 <sub>b</sub> : Use DDI_SELECT bits; update occurs on low-to-high transition of DDI_SEL0_STROBE pin. | | 7 <sub>h</sub> | INPUT_CONTROL_<br>REG_2 | DDI3_TRACE_EQ_DC_TERM_<br>ENABLE | 7:7 | RW | 1 <sub>h</sub> | Enable DDI3 on-chip Trace-EQ DC termination. 00 <sub>b</sub> : Disabled 01 <sub>b</sub> : Enabled | | | | DDI2_TRACE_EQ_DC_TERM_<br>ENABLE | 6:6 | RW | 1 <sub>h</sub> | Enable DDI2 on-chip Trace-EQ DC termination. 00 <sub>b</sub> : Disabled 01 <sub>b</sub> : Enabled | | | | DDI1_TRACE_EQ_DC_TERM_<br>ENABLE | 5:5 | RW | 1 <sub>h</sub> | Enable DDI1 on-chip Trace-EQ DC termination. 00 <sub>b</sub> : Disabled 01 <sub>b</sub> : Enabled | | | | DDI0_TRACE_EQ_DC_TERM_<br>ENABLE | 4:4 | RW | 1 <sub>h</sub> | Enable DDI0 on-chip Trace-EQ DC termination. 00 <sub>b</sub> : Disabled 01 <sub>b</sub> : Enabled | | | | RSVD | 3:0 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | 8 <sub>h</sub> | RESERVED | RSVD | 15:0 | ROCW | _ | Reserved. Do not change. | | 9 <sub>h</sub> | RESERVED | RSVD | 15:0 | RO | _ | Reserved. Do not change. | | A <sub>h</sub> | RESERVED | RSVD | 15:0 | RO | _ | Reserved. Do not change. | | B <sub>h</sub> | RESERVED | RSVD | 15:0 | RO | _ | Reserved. Do not change. | | C <sub>h</sub> | RESERVED | RSVD | 15:0 | RO | _ | Reserved. Do not change. | | D <sub>h</sub> | RESERVED | RSVD | 15:0 | RO | _ | Reserved. Do not change. | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |----------------|---------------|----------------------------------|--------------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | E <sub>h</sub> | RESERVED | RSVD | 15:0 | RO | _ | Reserved. Do not change. | | | | RSVD | 15:10 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | | | LOS_THRESHOLD_CONTROL_<br>ENABLE | 9:9 | RW | 0 <sub>h</sub> | Enables LOS threshold adjustment based on the settings in the DDI[3:0]_LOS_THRESHOLD_CONTROL bits in the LOS_CONTROL_REG_1 and LOS_CONTORL_REG_2 registers. 00 <sub>b</sub> : Default internal thresholds are used 01 <sub>b</sub> : Thresholds used in the LOS_CONTROL_REG_1 and LOS_CONTROL_REG_1 are | | | | LOS_DEASSERT_TIME | 8:7 | RW | 2 <sub>h</sub> | LOS De-Assert Time Delay:<br>00 <sub>b</sub> : 2.30μs<br>01 <sub>b</sub> : 1.50μs<br>10 <sub>b</sub> : 1.20μs<br>11 <sub>b</sub> : 0.90μs | | | LOS_CONTROL_ | LOS_ASSERT_TIME | 6:5 | RW | 2 <sub>h</sub> | LOS Assert Time Delay:<br>00 <sub>b</sub> : 68μs<br>01 <sub>b</sub> : 64μs<br>10 <sub>b</sub> : 62μs<br>11 <sub>b</sub> : 61μs | | Fh | REG_0 | LOS_HYSTERESIS | 4:1 | RW | 0 <sub>h</sub> | LOS Threshold Hysteresis Adjustment: 0000 <sub>b</sub> : 0 dB 0001 <sub>b</sub> : 0.32 dB 0010 <sub>b</sub> : 0.64 dB 0011 <sub>b</sub> : 0.98 dB 0100 <sub>b</sub> : 1.34 dB 0101 <sub>b</sub> : 1.70 dB 0110 <sub>b</sub> : 2.09 dB 0111 <sub>b</sub> : 2.49 dB 1000 <sub>b</sub> : 2.84 dB 1001 <sub>b</sub> : 3.28 dB 1011 <sub>b</sub> : 4.23 dB 1101 <sub>b</sub> : 4.23 dB 1101 <sub>b</sub> : 5.30 dB 1111 <sub>b</sub> : 5.89 dB | | | | LOS_PWRDN_OVERRIDE | 0:0 | RW | 0 <sub>h</sub> | Override the internal power-down control for the LOS circuit. 00 <sub>b</sub> : LOS active 01 <sub>b</sub> : LOS powered down | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|--------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | DDI1_LOS_THRESHOLD_ 15.0 | 15.0 | DW | ГΛ | LOS signal threshold for input DDI1 at device pins is: | | | 10. | LOS_CONTROL_ | CONTROL 15:0 KW 5Ah 1.9 (53 | 1.9mV <sub>ppd</sub> x DDI1_LOS_THRESHOLD_CONTROL x<br>(53/DEVICE_SPECIFIC_LOS_THRESHOLD)<br>(All above values are in decimal) | | | | | 10 <sub>h</sub> | REG_1 | DDIO_LOS_THRESHOLD_ | | | | LOS signal threshold for input DDI0 at device pins is: | | | | CONTROL | 7:0 | RW | RW 5A <sub>h</sub> | 1.9mV <sub>ppd</sub> x DDIO_LOS_THRESHOLD_CONTROL x<br>(53/DEVICE_SPECIFIC_LOS_THRESHOLD)<br>(All above values are in decimal) | | | | DDI2 LOS TUDESUOLD | | | | LOS signal threshold for input DDI3 at device pins is: | | 11 <sub>h</sub> | LOS_CONTROL_ | DDI3_LOS_THRESHOLD_<br>CONTROL | 15:8 | RW | 5A <sub>h</sub> | 1.9mV <sub>ppd</sub> x DDI3_LOS_THRESHOLD_CONTROL x (53/DEVICE_SPECIFIC_LOS_THRESHOLD) (All above values are in decimal) | | | REG_2 | REG_2 | | LOS signal threshold for input DDI2 at device pins is: | | | | | | | 5A <sub>h</sub> | 1.9mV <sub>ppd</sub> x DDI2_LOS_THRESHOLD_CONTROL x<br>(53/DEVICE_SPECIFIC_LOS_THRESHOLD)<br>(All above values are in decimal) | | | | | | RSVD | 15:8 | RO | _ | Reserved. Do not change. | | 12 <sub>h</sub> | LOS_STATUS | DEVICE_SPECIFIC_LOS_<br>THRESHOLD | 7:0 | RO | _ | Trimmed setting to achieve LOS threshold of $100 \mathrm{mV}_{\mathrm{ppd}}$ | | 13 <sub>h</sub> | RESERVED | RSVD | 15:0 | RW | 280 <sub>h</sub> | Reserved. Do not change. | | 14 <sub>h</sub> | RESERVED | RSVD | 15:0 | RO | _ | Reserved. Do not change. | | | | RSVD | 15:3 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | | | | | | | Enables/Disables the reference buffer output. | | 15 <sub>h</sub> | REF_CLK_<br>CONTROL | XTAL_BUF_OUT_ENABLE | 2:2 | RW | 1 <sub>h</sub> | 00 <sub>b</sub> : XTAL_BUF_OUT disabled<br>01 <sub>b</sub> : XTAL_BUF_OUT enabled | | | | RSVD | 1:1 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | | | RSVD | 0:0 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | | | RSVD | 15:1 | RO | _ | Reserved. Do not change. | | 16 <sub>h</sub> | REF_CLK_STATUS | XTAL_CLK_DET | 0:0 | RO | _ | Indicates whether an external 27MHz reference is being used by the device or its internal oscillator. 00 <sub>b</sub> : Internal oscillator being used 01 <sub>b</sub> : External crystal being used | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|---------------|-----------------------------------|--------------|--------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | AUTO_PWRDN_MODE | 3:3 | RW | 0 <sub>h</sub> | Selects the low power mode, SLEEP or<br>STANDBY that is entered into when<br>AUTO_PWRDN_DISABLE is set to 0 and LOS<br>is asserted. | | | | | | | | 00 <sub>b</sub> : SLEEP mode is selected (default)<br>01 <sub>b</sub> : STANDBY mode is selected | | | | FORCE PWRDN STANDBY | 2.2 | 2:2 RW | 0 <sub>h</sub> | Forces the device into STANDBY mode when FORCE_PWRDN_SLEEP is set to 0. | | | | FORCE_PWRDIN_STANDBY 2:2 | 2.2 | | | 00 <sub>b</sub> : Device not in STANDBY mode<br>01 <sub>b</sub> : Device in STANDBY mode | | 17 | PWRDN_ | PWRDN_ CONTROL FORCE_PWRDN_SLEEP | 1:1 | 1 RW | 0 <sub>h</sub> | Forces the device into SLEEP mode when AUTO_PWRDN_DISABLE is set to 1. | | 17 <sub>h</sub> | CONTROL | | | | | 00 <sub>b</sub> : Device not in SLEEP mode<br>01 <sub>b</sub> : Device in SLEEP mode | | | | | 1.1 | | | When FORCE_PWRDN_SLEEP is set to 1, it takes precedence over the FORCE_PWRDN_STANDBY bit. | | | - | | | | | Disables Auto Powerdown mode which automatically enters SLEEP or STANDBY mode when LOS is asserted. | | | | AUTO_PWRDN_DISABLE | 0:0 | RW | 1 <sub>h</sub> | 00 <sub>b</sub> : Device automatically enters SLEEP or<br>STANDBY on a rising edge of the LOS signal<br>01 <sub>b</sub> : Device only enters SLEEP or STANDBY<br>when FORCE_PWRDN_SLEEP or<br>FORCE_PWRDN_STANDBY are set to 1 | | 18 <sub>h</sub> | RESERVED | RSVD | 15:0 | RO | _ | Reserved. Do not change. | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|--------------------------|----------------------|--------------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:10 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | | | OUTPUT_PRBS_DATA1 | 9:9 | RW | 0 | Selects either CDR or PRBSgen data to output<br>on DDO1.<br>00 <sub>b</sub> : CDR data<br>01 <sub>b</sub> : PRBSgen data | | | | OUTPUT_PRBS_DATA0 | 8:8 | RW | 0 | Selects either CDR or PRBSgen data to output<br>on DDO0.<br>00 <sub>b</sub> : CDR data<br>01 <sub>b</sub> : PRBSgen data | | | | RSVD | 7:7 | RW | 1 <sub>h</sub> | Reserved. Do not change. | | | | AUTO_LOS_MUTE_ENABLE | 6:6 | RW | 1 <sub>h</sub> | Auto-Mute Enable on LOS. 00 <sub>b</sub> : Output is unaffected by LOS 01 <sub>b</sub> : Output is muted when LOS is asserted | | | DRIVER_CONTROL_<br>REG_0 | DDO1_MUTE | 5:5 | RW | 0 <sub>h</sub> | Mute control for the DDO1 output. 00 <sub>b</sub> : DDO1 output not muted 01 <sub>b</sub> : DDO1 output muted Output across DDO1 and DDO1 is static and of magnitude DDO1_SWING_MUTE/2 when DDO1_DISABLE is set to 0. | | 19 <sub>h</sub> | | DDO0_MUTE | 4:4 | RW | 0 <sub>h</sub> | Mute control for the DDO0 output. 00 <sub>b</sub> : DDO0 output not muted 01 <sub>b</sub> : DDO0 output muted Output across DDO0 and DDO0 is static and of magnitude DDO0_SWING_MUTE/2 when DDO0_DISABLE is set to 0. | | | | DDO1_DISABLE | 3:3 | RW | 0 <sub>h</sub> | Disable control for the DDO1 output. 00 <sub>b</sub> : DDO1 output not disabled 01 <sub>b</sub> : DDO1 output disabled Output of both DDO1 and DDO1 is VCC_DDO1. This bit takes precedence over DDO1_MUTE. | | | | DDO0_DISABLE | 2:2 | RW | 0 <sub>h</sub> | Disable control for the DDO0 output. 00 <sub>b</sub> : DDO0 output not disabled 01 <sub>b</sub> : DDO0 output disabled Output of both DDO0 and DDO0 is VCC_DDO0. This bit takes precedence over DDO0_MUTE. | | | | DDO1_DISABLE_SELECT | 1:1 | RW | 0 <sub>h</sub> | Controls whether DDO1 is disabled using an assigned GPIO pin or the DDO1_DISABLE bit. 00 <sub>b</sub> : DDO1 is disabled using assigned GPIO 01 <sub>b</sub> : DDO1 is disabled using the DDO1_DISABLE bit | | | | DDO0_DISABLE_SELECT | 0:0 | RW | 1 <sub>h</sub> | Controls whether DD00 is disabled using an assigned GPIO pin or the DD00_DISABLE bit. 00 <sub>b</sub> : DD00 is disabled using assigned GPIO 01 <sub>b</sub> : DD00 is disabled using the DD00_DISABLE bit | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|--------------------------|-----------------------|--------------|-----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:15 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | | | DDO0_DEEMPHASIS_5G94 | 14:12 | RW | 2 <sub>h</sub> | De-emphasis control for 5.94Gb/s (6Gb/s UHD-SDI) signals output on DDO0. 000 <sub>b</sub> : 0dB 001 <sub>b</sub> : 0.3dB 010 <sub>b</sub> : 0.6dB (default) 011 <sub>b</sub> : 2.3 B 100 <sub>b</sub> : 4.0dB 101 <sub>b</sub> : 6.6dB 110 <sub>b</sub> : 10.0dB | | | | DDO0_DEEMPHASIS_2G97 | 11:9 | RW | 1 <sub>h</sub> | De-emphasis control for 2.97Gb/s (3Gb/s SDI) signals output on DDO0. 000 <sub>b</sub> : 0dB 001 <sub>b</sub> : 0.4dB (default) 010 <sub>b</sub> : 1.5dB 011 <sub>b</sub> : 3.2dB 100 <sub>b</sub> : 4.9dB 101 <sub>b</sub> : 7.6dB 110 <sub>b</sub> : 11.0dB | | 1A <sub>h</sub> | DRIVER_CONTROL_<br>REG_1 | DDO0_DEEMPHASIS_1G485 | 8:6 | RW | 1 <sub>h</sub> | De-emphasis control for 1.485Gb/s (HD-SDI) signals output on DDO0. 000 <sub>b</sub> : 0dB 001 <sub>b</sub> : 1.1dB (default) 010 <sub>b</sub> : 2.4dB 011 <sub>b</sub> : 4.0dB 100 <sub>b</sub> : 5.7dB 101 <sub>b</sub> : 8.2dB 110 <sub>b</sub> : 11.5dB | | | | DDO0_DEEMPHASIS_270M | 5:3 | RW | 0 <sub>h</sub> | De-emphasis control for 0.27Gb/s (SD-SDI) signals output on DDO0. 000 <sub>b</sub> : 0dB (default) 001 <sub>b</sub> : 1.2dB 010 <sub>b</sub> : 2.5dB 011 <sub>b</sub> : 4.1dB 100 <sub>b</sub> : 6.0dB 101 <sub>b</sub> : 8.5dB 110 <sub>b</sub> : 12.0dB | | | | DDO0_DEEMPHASIS_125M | 2:0 | RW | 0 <sub>h</sub> | De-emphasis control for 0.125Gb/s (MADI) signals output on DDO0. 000 <sub>b</sub> : 0dB (default) 001 <sub>b</sub> : 1.2dB 010 <sub>b</sub> : 2.5dB 011 <sub>b</sub> : 4.1dB 100 <sub>b</sub> : 6.0dB 101 <sub>b</sub> : 8.5dB 110 <sub>b</sub> : 12.0dB | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|--------------------------|-----------------------|--------------|-----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:15 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | | | DDO1_DEEMPHASIS_5G94 | 14:12 | RW | 2 <sub>h</sub> | De-emphasis control for 5.94Gb/s (6Gb/s UHD-SDI) signals output on DDO1. 000 <sub>b</sub> : 0dB 001 <sub>b</sub> : 0.3dB 010 <sub>b</sub> : 0.6dB (default) 011 <sub>b</sub> : 2.3 B 100 <sub>b</sub> : 4.0dB 101 <sub>b</sub> : 6.6dB 110 <sub>b</sub> : 10.0dB | | | | DDO1_DEEMPHASIS_2G97 | 11:9 | RW | 1 <sub>h</sub> | De-emphasis control for 2.97Gb/s (3Gb/s SDI) signals output on DDO1. 000 <sub>b</sub> : 0dB 001 <sub>b</sub> : 0.4dB (default) 010 <sub>b</sub> : 1.5dB 011 <sub>b</sub> : 3.2dB 100 <sub>b</sub> : 4.9dB 101 <sub>b</sub> : 7.6dB 110 <sub>b</sub> : 11.0dB | | 1B <sub>h</sub> | DRIVER_CONTROL_<br>REG_2 | DDO1_DEEMPHASIS_1G485 | 8:6 | RW | 1 <sub>h</sub> | De-emphasis control for 1.485Gb/s (HD-SDI) signals output on DDO1. 000 <sub>b</sub> : 0dB 001 <sub>b</sub> : 1.1dB (default) 010 <sub>b</sub> : 2.4dB 011 <sub>b</sub> : 4.0dB 100 <sub>b</sub> : 5.7dB 101 <sub>b</sub> : 8.2dB 110 <sub>b</sub> : 11.5dB | | | | DDO1_DEEMPHASIS_270M | 5:3 | RW | 0 <sub>h</sub> | De-emphasis control for 0.27Gb/s (SD-SDI) signals output on DDO1. 000 <sub>b</sub> : 0dB (default) 001 <sub>b</sub> : 1.2dB 010 <sub>b</sub> : 2.5dB 011 <sub>b</sub> : 4.1dB 100 <sub>b</sub> : 6.0dB 101 <sub>b</sub> : 8.5dB 110 <sub>b</sub> : 12.0dB | | | | DDO1_DEEMPHASIS_125M | 2:0 | RW | 0 <sub>h</sub> | De-emphasis control for 0.125Gb/s (MADI) signals output on DDO1. 000 <sub>b</sub> : 0dB (default) 001 <sub>b</sub> : 1.2dB 010 <sub>b</sub> : 2.5dB 011 <sub>b</sub> : 4.1dB 100 <sub>b</sub> : 6.0dB 101 <sub>b</sub> : 8.5dB 110 <sub>b</sub> : 12.0dB | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|--------------------------|-------------------|--------------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:12 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | | - | DDO0_SWING_1G485 | 11:8 | RW | 3 <sub>h</sub> | Differential swing (amplitude) control for 1.485Gb/s (HD-SDI) signals output on DDO0. For details refer to Section 4.5.3. | | 1C <sub>h</sub> | DRIVER_CONTROL_<br>REG_3 | DDO0_SWING_270M | 7:4 | RW | 3 <sub>h</sub> | Differential swing (amplitude) control for 0.27Gb/s (SD-SDI) signals output on DDO0. For details refer to Section 4.5.3. | | | | DDO0_SWING_125M | 3:0 | RW | 3 <sub>h</sub> | Differential swing (amplitude) control for 0.125Gb/s (MADI) signals output on DDO0. For details refer to Section 4.5.3. | | | | DDO0_SWING_BYPASS | 15:12 | RW | 3 <sub>h</sub> | Differential swing (amplitude) control for unlocked signals output on DD00 (when CDR is operating in BYPASS mode). For details refer to Section 4.5.3. | | | DRIVER_CONTROL_<br>REG_4 | | | | | Takes precedence over rate-specific swing controls | | 1D <sub>h</sub> | | DDO0_SWING_MUTE | 11:8 | RW | 3 <sub>h</sub> | Differential static amplitude control for DDO0 when the output is muted. For details refer to Section 4.5.3. | | | | | | | | Takes precedence over rate-specific swing controls and bypass swing control | | | - | DDO0_SWING_5G94 | 7:4 | RW | 3 <sub>h</sub> | Differential swing (amplitude) control for 5.94Gb/s (6G UHD-SDI) signals output on DDO0. For details refer to Section 4.5.3. | | | - | DDO0_SWING_2G97 | 3:0 | RW | 3 <sub>h</sub> | Differential swing (amplitude) control for 2.97Gb/s (3Gb/s SDI) signals output on DDO0. For details refer to Section 4.5.3. | | | | RSVD | 15:12 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | | - | DDO1_SWING_1G485 | 11:8 | RW | 3 <sub>h</sub> | Differential swing (amplitude) control for 1.485Gb/s (HD-SDI) signals output on DDO1. For details refer to Section 4.5.3. | | 1E <sub>h</sub> | DRIVER_CONTROL_<br>REG_5 | DDO1_SWING_270M | 7:4 | RW | 3 <sub>h</sub> | Differential swing (amplitude) control for 0.27Gb/s (SD-SDI) signals output on DDO1. For details refer to Section 4.5.3. | | | | DDO1_SWING_125M | 3:0 | RW | 3 <sub>h</sub> | Differential swing (amplitude) control for 0.125Gb/s (MADI) signals output on DDO1. For details refer to Section 4.5.3. | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|--------------------------|------------------------|--------------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | DDO1_SWING_BYPASS | 15:12 | RW | 3 <sub>h</sub> | Differential swing (amplitude) control for unlocked signals output on DDO1 (when CDR is operating in BYPASS mode). For details refer to Section 4.5.3. Also applies when the device is not locked. Takes precedence over rate-specific swing controls | | 1F <sub>h</sub> | DRIVER_CONTROL_<br>REG_6 | DDO1_SWING_MUTE | 11:8 | RW | 3 <sub>h</sub> | Differential static amplitude control for DDO1 when the output is muted. For details refer to Section 4.5.3. Takes precedence over rate-specific swing controls and bypass swing control | | | | DDO1_SWING_5G94 | 7:4 | RW | 3 <sub>h</sub> | Differential swing (amplitude) control for 5.94Gb/s (6G UHD-SDI) signals output on DDO1. For details refer to Section 4.5.3. | | | | DDO1_SWING_2G97 | 3:0 | RW | 3 <sub>h</sub> | Differential swing (amplitude) control for 2.97Gb/s (3Gb/s SDI) signals output on DDO1. For details refer to Section 4.5.3. | | | | RSVD | 15:2 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | 20 <sub>h</sub> | CDR_BYPASS | MANUAL_BYPASS | 1:1 | RW | 0 <sub>h</sub> | Used to manually bypass the retiming block in the CDR. 00 <sub>b</sub> : Re-timer not bypassed 01 <sub>b</sub> : Re-timer bypassed The assertion of MANUAL_BYPASS takes precedence irrespective of the setting of AUTO_BYPASS | | 711 | | AUTO_BYPASS | 0:0 | RW | 1 <sub>h</sub> | Selects between automatic and manual bypass of the retiming block when the CDR is not locked. 00 <sub>b</sub> : Auto-Bypass is disabled 01 <sub>b</sub> : Auto-Bypass is enabled Even if AUTO_BYPASS is asserted, the assertion of MANUAL_BYPASS will still cause the re-timer to be bypassed. | | | | RSVD | 15:11 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | | PD_CONTROL | OUTPUT_POLARITY_INVERT | 10:10 | RW | 0 <sub>h</sub> | Signal polarity invert at output of CDR/bypass. 00 <sub>b</sub> : Not inverted 01 <sub>b</sub> : Inverted | | 21 <sub>h</sub> | | RSVD | 9:6 | RW | 2 <sub>h</sub> | Reserved. Do not change. | | | | RSVD | 5:1 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | | | INPUT_POLARITY_INVERT | 0:0 | RW | 0 <sub>h</sub> | Signal polarity invert at input to CDR/bypass. $00_b$ : Not inverted $01_b$ : Inverted | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|-----------------|---------------------------|--------------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | PRBSGEN_DATASEL | 14:14 | RW | 1 <sub>h</sub> | Determines the DFT data output. 00 <sub>b</sub> : Clock 01 <sub>b</sub> : PRBS7 data | | | | PRBSGEN_DIV | 13:12 | RW | 0 <sub>h</sub> | Divide ratio for the DFT clock. 00 <sub>b</sub> : divide by 1 01 <sub>b</sub> : divide by 2 10 <sub>b</sub> : divide by 4 11 <sub>b</sub> : divide by 8 | | | - | PRBSGEN_START | 11:11 | RW | 0 <sub>h</sub> | When toggled HIGH then LOW starts the internal PRBS7 data source. | | | PRBS_GEN_CTRL _ | PRBSGEN_EXT_CLK | 10:10 | RW | 0 <sub>h</sub> | Selects the source for the DFT clock. 00 <sub>b</sub> : Internally generated clock 01 <sub>b</sub> : External clock | | 22 <sub>h</sub> | | PRBSGEN_PHASE | 9:8 | RW | 2 <sub>h</sub> | Controls the phase of the internally generated DFT clock. 00 <sub>b</sub> : 0 degree phase 01 <sub>b</sub> : 90 degree phase 10 <sub>b</sub> : 180 degree phase 11 <sub>b</sub> : 270 degree phase | | 22h | | PRBSGEN_CLKSEL | 7:7 | RW | 0 <sub>h</sub> | Determines the source clock used by the PRBS generator when PRBSGEN_EXT = 0 (internally generated clock). 00 <sub>b</sub> : DFT VCO clock 01 <sub>b</sub> : CDR clock | | | | PRBSGEN_RATESEL | 6:2 | RW | 2 <sub>h</sub> | One-hot encoded rate indicator for the dividers in PRBS generator circuit. 00001 <sub>b</sub> : MADI 00010 <sub>b</sub> : SD 00100 <sub>b</sub> : HD 01000 <sub>b</sub> : 3G 10000 <sub>b</sub> : 6G | | | | PRBSGEN_VCO_<br>POWERDOWN | 1:1 | RW | 0 <sub>h</sub> | When HIGH, causes the open-loop PRBSGEN VCO to be shut off even if PRBSGEN_ENABLE = 1. Has no effect when PRBSGEN_ENABLE = 0. | | | | PRBSGEN_ENABLE | 0:0 | RW | 0 <sub>h</sub> | When HIGH, the PRBS7 generator circuit is enabled. Must be enabled when using any feature in the PRBS_GEN_CTRL register. | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|------------------------|-------------------------------|--------------|------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:2 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | 23 <sub>h</sub> | EYE_MON_<br>ENABLE | EYE_MON_PRBS_NODATA_<br>SET | 1:1 | RW | 0 <sub>h</sub> | When HIGH, sets a latch in the Input PRBS checker (EYE_MON_PRBS_NODATA bit of EYE_MON_STATUS_REG_12) HIGH. This bit must be set LOW before checking the EYE_MON_PRBS_NODATA bit. The EYE_MON_PRBS_NODATA bit will then be automatically set LOW if transitions are detected. | | | | HORIZONTAL_EYE_MON_<br>ENABLE | 0:0 | RW | 0 <sub>h</sub> | Enables the horizontal eye monitor.<br>$00_b$ : Horizontal Eye Monitor disabled<br>$01_b$ : Horizontal Eye Monitor enabled | | | EYE_MON_SCAN<br>_START | RSVD | 15:2 | ROSW | 0 <sub>h</sub> | Reserved. Do not change. | | 24 <sub>h</sub> | | MANUAL_SCAN_START | 1:1 | ROSW | 0 <sub>h</sub> | Writing a 1 to this bit triggers the start of a manually timed horizontal eye scan using the parameters defined in EYE_MON_CONTROL_REG_[0:6] registers. The bit then becomes read-only, and will be reset to a value of 0 by the device to indicate when the scan is complete. | | | | AUTO_SCAN_START | 0:0 | ROSW | 0 <sub>h</sub> | Writing a 1 to this bit triggers the start of an automatic horizontal eye scan using the device's default parameters. The bit then becomes read-only, and will be reset to a value of 0 by the device to indicate when the scan is complete. | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|-------------------------------|----------------------------|--------------|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:2 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | | - | | | | | Enables a continuous, manually timed horizontal eye scan using the parameters defined in EYE_MON_CONTROL_REG_[0:6] registers. | | | | | | RW | 0 <sub>h</sub> | Setting CONTINUOUS_SCAN_ENABLE to 1 clears the ERROR_COUNT bits and starts a new measurement. | | 25 <sub>h</sub> | EYE_MON_<br>CONTROL_ | CONTINUOUS_SCAN_<br>ENABLE | 1:1 | | | Error counting continues until CONTINUOUS_SCAN_ENABLE is set to 0, at which point the ERROR_COUNT bits may be read. | | 23n | REG_0 | | | | | The ERROR_COUNT bits hold their value until any new scan is started using AUTO_SCAN_START, MANUAL_SCAN_START, or CONTINUOUS_SCAN_ENABLE. | | | | EYE_MON_SOFT_RESET | 0:0 | RW | 0 <sub>h</sub> | Synchronous soft-reset for the horizontal eye monitor block and its associated registers (EYE_MON_CONTROL_REG_[0:6] and EYE_MON_STATUS_REG_[2:12]). 00 <sub>b</sub> : Normal operation of the horizontal eye monitor 01 <sub>b</sub> : Resets the horizontal eye monitor | | | | RSVD | 15:8 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | 26 <sub>h</sub> | EYE_MON_<br>CONTROL_<br>REG_1 | MEASUREMENT_<br>PREDIVIDER | 7:4 | RW | O <sub>h</sub> | Selects the pre-divider value for the sampling interval. 0000 <sub>b</sub> : 4 0001 <sub>b</sub> : 8 0010 <sub>b</sub> : 16 0011 <sub>b</sub> : 32 0100 <sub>b</sub> : 64 0111 <sub>b</sub> : 128 0110 <sub>b</sub> : 256 0111 <sub>b</sub> : 512 1000 <sub>b</sub> : 1024 1001 <sub>b</sub> : 2048 1010 <sub>b</sub> -1111 <sub>b</sub> : INVALID This parameter, combined with MEASUREMENT_TIME, defines the length of time per phase for an auto eye scan. | | | | SAMPLE_INTERVAL | 3:0 | RW | 2 <sub>h</sub> | Controls the sampling interval in device clock cycles. Sampling interval = SAMPLE_INTERVAL + 1 device clock cycle. | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|-------------------------------|----------------------------------|--------------|-----|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27 <sub>h</sub> | EYE_MON_<br>CONTROL_<br>REG_2 | MEASUREMENT_TIME | 15:0 | RW | A8B <sub>h</sub> | Selects measurement interval in multiples of SAMPLE_INTERVAL_PREDIVIDER cycles. The measurement time for a single phase and bypass setting is: MEASUREMENT_PREDIVIDER x (MEASUREMENT_TIME + 1) x (1/108MHz) The default value sets 100µs per sample, which is approximately 25.6ms for a full scan of 128 phases * 2 bypass settings. The maximum MEASUREMENT_TIME value results in a full scan taking approximately 1.25 seconds. | | 28 <sub>h</sub> | EYE_MON_<br>CONTROL_<br>REG_3 | EYE_MON_PRBS_ERROR_<br>THRESHOLD | 15:0 | RW | 3 <sub>h</sub> | Error count threshold for pass/fail. The phase being tested is considered to pass if EYE_MON_PRBS_ERROR_COUNT is less than or equal to EYE_MON_PRBS_ERROR_THRESHOLD. The phase fails if the EYE_MON_PRBS_ERROR_COUNT exceeds EYE_MON_PRBS_ERROR_THRESHOLD. The default value of EYE_MON_PRBS_ERROR_THRESHOLD corresponds to a bit error rate of 3.37x10-6 at a data rate of 5.94Gb/s using the default MEASUREMENT_TIME of 100µs. | | 29 <sub>h</sub> | EYE_MON_<br>CONTROL_<br>REG_4 | ERROR_THRESHOLD | 15:0 | RW | 3 <sub>h</sub> | Error count threshold for pass/fail. The phase being tested is considered to pass if ERROR_COUNT is less than or equal to ERROR_THRESHOLD. The phase fails if the ERROR_COUNT exceeds ERROR_THRESHOLD. The default value of ERROR_THRESHOLD corresponds to a bit error rate of 6.73x10-6 at a data rate of 5.94Gb/s using the default MEASUREMENT_TIME of 100µs. | | 2A <sub>h</sub> | EYE_MON_<br>CONTROL_<br>REG_5 | MANUAL_PHASE | 10:4 | RW | 0 <sub>h</sub> | Phase setting for manually timed (MANUAL_SCAN_START) and continuous (CONTINUOUS_SCAN_ENABLE) scan measurements. | | | | RSVD | 3:0 | RW | 3 <sub>h</sub> | Reserved. Do not change. | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|-------------------------------|---------------------------------|--------------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:6 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | | | EYE_MON_CLEAR | 5:5 | RW | 0 <sub>h</sub> | Override value for EYE_MON_PRBS_CLEAR. Only used when EYE_MON_FORCE_PRBS_CLEAR = 1. | | | | EYE_MON_FORCE_CLEAR | 4:4 | RW | 0 <sub>h</sub> | 01 <sub>b</sub> : Overrides the EYE_MON_CLEAR output with the PRBS_MONCLEAR value Allows host interface to directly control the PRBS/eye monitor bypassing the PRBS_MON_CTRL state machines. | | | | | | | | Override value for EYE_MON_PRBS_CLEAR. | | | EVE MON | EYE_MON_PRBS_CLEAR | 3:3 | RW | 0 <sub>h</sub> | Only used when<br>EYE_MON_FORCE_PRBS_CLEAR = 1. | | 2B <sub>h</sub> | EYE_MON_<br>CONTROL_<br>REG_6 | EYE_MON_PRBS_FORCE_<br>CLEAR | 2:2 | RW | 0 <sub>h</sub> | 01 <sub>b</sub> : Overrides the EYE_MON_PRBS_CLEAR output with the EYE_MON_PRBS_CLEAR value Allows host interface to directly control the | | | | | | | | PRBS/eye monitor bypassing the<br>EYE_MON_CTRL state machines. | | | | EYE_MON_SELECT | 1:1 | RW | 1 <sub>h</sub> | Selects which criteria is used to populate the<br>eye bitmap.<br>00 <sub>b</sub> : PRBS7 check<br>01 <sub>b</sub> : Arbitrary data check | | | | EYE_MON_WINDOW | 0:0 | RW | 0 <sub>h</sub> | Sets which portion of the eye is to be sampled for manually timed and continuous scan measurements. Result for the phase is the lesser count of errors at each EYE_MON_WINDOW setting. | | | | RSVD | 15:15 | RO | 0 <sub>h</sub> | Reserved. Do not change. | | | EYE_MON_<br>STATUS_REG_0 | EYE_MON_PRBS_STARTING_<br>PHASE | 14:8 | RO | 0 <sub>h</sub> | Starting (leftmost) phase of EYE_MON_PRBS_EYE_WIDTH in the most recent scan. This parameter only applies to automatic (AUTO_SCAN_START) measurements. | | 2C <sub>h</sub> | | EYE_MON_PRBS_EYE_WIDTH | 7:0 | RO | 0 <sub>h</sub> | Widest open portion of the eye in the most recent scan, based on the EYE_MON_PRBS_ERROR_COUNT indication. The value of EYE_MON_PRBS_EYE_WIDTH is the number of contiguous phases with EYE_MON_PRBS_ERROR_COUNT less than or equal to EYE_MON_PRBS_ERROR_THRESHOLD. This parameter only applies to automatic (AUTO_SCAN_START) measurements. | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | | |-----------------|--------------------------|------------------------------|--------------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 2D <sub>h</sub> | EYE_MON_<br>STATUS_REG_1 | EYE_MON_PRBS_ERROR_<br>COUNT | 15:0 | RO | 0 <sub>h</sub> | Twice the PRBS Error count from the most recent manually timed (MANUAL_SCAN_START) or continuous (CONTINUOUS_SCAN_ENABLE) scan measurements. | | | | | | | | | This value is not defined for automatic (AUTO_SCAN_START) scan measurements. | | | | | RSVD | 15:15 | RO | 0 <sub>h</sub> | Reserved. Do not change. | | | | | STARTING_PHASE | 14:8 | RO | 0 <sub>h</sub> | Starting (leftmost) phase of EYE_WIDTH in the most recent scan. This parameter only applies to automatic (AUTO_SCAN_START) measurements. | | | 2E <sub>h</sub> | EYE_MON_<br>STATUS_REG_2 | <del>-</del> | | RO | 0 <sub>h</sub> | Widest open portion of the eye in the most recent scan, based on the ERROR_COUNT indication. | | | | | EYE_WIDTH | 7:0 | | | The value of EYE_WIDTH is the number of contiguous phases with ERROR_COUNT less than or equal to ERROR_THRESHOLD. | | | | | | | | | This parameter only applies to automatic (AUTO_SCAN_START) measurements. | | | 2F <sub>h</sub> | EYE_MON_<br>STATUS_REG_3 | | 15:0 | RO | 0 <sub>h</sub> | Error count from the most recent manually timed (MANUAL_SCAN_START) or continuous (CONTINUOUS_SCAN_ENABLE) scan measurements. | | | | | | | | | This value is not defined for automatic (AUTO_SCAN_START) scan measurements. | | | | | | | RO | | Bitmap of the per-phase pass/fail result from<br>the most recent automatic<br>(AUTO_SCAN_START) scan measurement for<br>phases 127 to 112. | | | 30 <sub>h</sub> | EYE_MON_<br>STATUS_REG_4 | EYE_BITMAP_127_112 | 15:0 | | 0 <sub>h</sub> | A value of 1 in each bit indicates a pass for<br>the corresponding phase, while a value of 0<br>indicates a fail for that phase. | | | | | | | | | The order of the numbers shown in the Parameter Name field corresponds to the bit orientation for each phase being reported in this register. | | | | | | | RO | | Bitmap of the per-phase pass/fail result from<br>the most recent automatic<br>(AUTO_SCAN_START) scan measurement for<br>phases 111 to 96. | | | 31 <sub>h</sub> | EYE_MON_<br>STATUS_REG_5 | | 15:0 | | 0 <sub>h</sub> | A value of 1 in each bit indicates a pass for<br>the corresponding phase, while a value of 0<br>indicates a fail for that phase. | | | | | | | | | | The order of the numbers shown in the Parameter Name field corresponds to the bit orientation for each phase being reported in this register. | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|--------------------------|------------------|--------------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | Bitmap of the per-phase pass/fail result from the most recent automatic (AUTO_SCAN_START) scan measurement for phases 95 to 80. | | 32 <sub>h</sub> | EYE_MON_<br>STATUS_REG_6 | EYE_BITMAP_95_80 | 15:0 | RO | 0 <sub>h</sub> | A value of 1 in each bit indicates a pass for<br>the corresponding phase, while a value of 0<br>indicates a fail for that phase. | | | | | | | | The order of the numbers shown in the Parameter Name field corresponds to the bit orientation for each phase being reported in this register. | | | | | | RO | | Bitmap of the per-phase pass/fail result from<br>the most recent automatic<br>(AUTO_SCAN_START) scan measurement for<br>phases 79 to 64. | | 33 <sub>h</sub> | EYE_MON_<br>STATUS_REG_7 | EYE_BITMAP_79_64 | 15:0 | | 0 <sub>h</sub> | A value of 1 in each bit indicates a pass for<br>the corresponding phase, while a value of 0<br>indicates a fail for that phase. | | | | | | | | The order of the numbers shown in the Parameter Name field corresponds to the bit orientation for each phase being reported in this register. | | | | | 15:0 | RO | 0 <sub>h</sub> | Bitmap of the per-phase pass/fail result from the most recent automatic (AUTO_SCAN_START) scan measurement for phases 63 to 48. | | 34 <sub>h</sub> | EYE_MON_<br>STATUS_REG_8 | EYE_BITMAP_63_48 | | | | A value of 1 in each bit indicates a pass for<br>the corresponding phase, while a value of 0<br>indicates a fail for that phase. | | | | | | | | The order of the numbers shown in the Parameter Name field corresponds to the bit orientation for each phase being reported in this register. | | | | | | | | Bitmap of the per-phase pass/fail result from<br>the most recent automatic<br>(AUTO_SCAN_START) scan measurement for<br>phases 47 to 32. | | 35 <sub>h</sub> | EYE_MON_<br>STATUS_REG_9 | EYE_BITMAP_47_32 | 15:0 | RO | 0 <sub>h</sub> | A value of 1 in each bit indicates a pass for<br>the corresponding phase, while a value of 0<br>indicates a fail for that phase. | | | | | | | | The order of the numbers shown in the Parameter Name field corresponds to the bit orientation for each phase being reported in this register. | Rev.2 July 2015 www.semtech.com **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|---------------------------|---------------------|--------------|-----|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | Bitmap of the per-phase pass/fail result from the most recent automatic (AUTO_SCAN_START) scan measurement for phases 31 to 16. | | 36 <sub>h</sub> | EYE_MON_<br>STATUS_REG_10 | EYE_BITMAP_31_16 | 15:0 | RO | 0 <sub>h</sub> | A value of 1 in each bit indicates a pass for<br>the corresponding phase, while a value of 0<br>indicates a fail for that phase. | | | | | | | | The order of the numbers shown in the Parameter Name field corresponds to the bit orientation for each phase being reported in this register. | | | | EYE_BITMAP_15_0 | | RO | 0 <sub>h</sub> | Bitmap of the per-phase pass/fail result from the most recent automatic (AUTO_SCAN_START) scan measurement for phases 15 to 0. | | 37 <sub>h</sub> | EYE_MON_<br>STATUS_REG_11 | | 15:0 | | | A value of 1 in each bit indicates a pass for<br>the corresponding phase, while a value of 0<br>indicates a fail for that phase. | | | | | | | | The order of the numbers shown in the Parameter Name field corresponds to the bit orientation for each phase being reported in this register. | | | | RSVD | 15:11 | RO | 0 <sub>h</sub> | Reserved. Do not change. | | 38 <sub>h</sub> | EYE_MON_<br>STATUS_REG_12 | EYE_MON_PRBS_NODATA | 10:10 | RO | 0 <sub>h</sub> | When HIGH, indicates that no data transitions have been detected in the PRBS checker since the EYE_MON_PRBS_NODATA_SET was last set to 1. | | | | RSVD | 9:0 | | Reserved. Do not change. | | | | | RSVD | 15:4 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | 39 <sub>h</sub> | PRBS_CHK_CTRL | PRBS_MON_NODATA_SET | 3:3 | RW | 0 <sub>h</sub> | When HIGH, sets a latch in the Retime PRBS checker (PRBS_MON_NODATA bit of PRBS_STATUS_REG_11) HIGH. This bit must be set LOW before checking the PRBS_MON_NODATA bit. The PRBS_MON_NODATA bit will then be automatically set LOW if transitions are detected. | | | | RSVD | 2:1 | RW | 1 <sub>h</sub> | Reserved. Do not change. | | | | PRBS_MON_ENABLE | 0:0 | RW | 0 <sub>h</sub> | When asserted the Re-time PRBS7 checker circuit is enabled. | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|----------------------------|-------------------------------------|----------------|----------------------------------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 2225 11011 1111111 | | | | Enable for manual timed measurement using the Re-time PRBS checker. | | | | PRBS_MON_MANUAL_<br>START | 1:1 | ROSW | $0_{h}$ | 01 <sub>b</sub> : Triggers a scan | | 2.0 | DDDC CTDL O | 37411 | | | | Automatically cleared to 0 when the scan completes. | | 3A <sub>h</sub> | PRBS_CTRL_0 | | | | | Enable for automatic eye scan using the Re-time PRBS checker. | | | | PRBS_MON_AUTO_SCAN_<br>START | 0:0 | ROSW | $0_{h}$ | 01 <sub>b</sub> : Triggers a scan | | | | SIAM | | R/W Valu | | Automatically cleared to 0 when the scan completes. | | 3B <sub>h</sub> | PRBS_CTRL_1 | PRBS_MON_CONTINUOUS_<br>ENABLE | 1:1 | RW | 0 <sub>h</sub> | Enable for manual continuous measurement using the Re-time PRBS checker. Rising edge clears the error counter and starts a measurement. Error counting continues until PRBS_MON_CONTINUOUS_ENABLE is set to 0, at which point the error counter PRBS_MON_ERROR_COUNT can be read. The error counter holds its value until any new scan is started (manual or auto). | | | PRBS_MON_SOFT_RESET 0:0 RW | RW | 0 <sub>h</sub> | When HIGH, the logic in PRBS monitor state machine is synchronously reset. | | | | 3C <sub>h</sub> | PRBS_CTRL_2 | PRBS_MON_MEASUREMENT_<br>PREDIVIDER | 7:4 | RW | 0 <sub>h</sub> | Along with PRBS_MON_MEASUREMENT_TIME, determines the length of time of a measurement for a given phase in automatic or manual timed modes (PRBS_MON_AUTO_SCAN_START = 1 or PRBS_MON_MANUAL_START = 1). Pre-divider value vs. sampling interval: 0000 <sub>b</sub> : 4 0001 <sub>b</sub> : 8 0010 <sub>b</sub> : 16 0011 <sub>b</sub> : 32 0100 <sub>b</sub> : 64 0101 <sub>b</sub> : 128 0110 <sub>b</sub> : 256 0111 <sub>b</sub> : 512 1000 <sub>b</sub> : 1024 1001 <sub>b</sub> : 2048 1010 <sub>b</sub> : 1011 <sub>b</sub> : 1111 <sub>b</sub> : INVALID | | | | PRBS_MON_SAMPLE_<br>INTERVAL | 3:0 | RW | 2 <sub>h</sub> | Controls sampling interval for an error signal. The sampling interval is PRBS_MON_SAMPLE_INTERVAL + 1 clock cycles. The minimum allowable value is 1 (sampling interval of 2). | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|--------------------------------------------------------|-----------------------------------|--------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3D <sub>h</sub> | 3D <sub>h</sub> PRBS_CTRL_3 PRBS_MON_MEASUREMENT_ 15:0 | | 5:0 RW | | Selects measurement interval in multiples of pre-divider cycles. The measurement time for a single phase is: PRBS_MON_MEASURE_PREDIVIDER * (PRBS_MON_MEASUREMENT_TIME + 1) * (1/108MHz). | | | | | | | | | The default value results in a 100µs measurement time or roughly 12.8ms for a full scan of 128 phases. The maximum measurement time is ~1.25 seconds. | | 3E <sub>h</sub> | PRBS_CTRL_4 | PRBS_MON_PRBS_ERROR_<br>THRESHOLD | 15:0 | RW | 3 <sub>h</sub> | PRBS error count threshold for good/bad BER for automatic eye scan. A measurement is considered to pass if PRBS_ERROR_COUNT is less than or equal to this threshold. It fails if the count is greater. The default threshold corresponds to a bit error rate of 6.67E-6 at 6G using the default measurement interval of 100µs. | | | | RSVD | 15:11 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | 3F <sub>h</sub> | PRBS_CTRL_5 | PRBS_MON_MANUAL_PHASE | 10:4 | RW | 0 <sub>h</sub> | Phase setting for manual timed or continuous scans | | | | RSVD | 3:0 | RW | 3 <sub>h</sub> | Reserved. Do not change. | | | | PRBS_MON_CLEAR | 1:1 | RW | 0 <sub>h</sub> | 00 <sub>b</sub> : No effect 01 <sub>b</sub> : Manually clear error indication Only used when PRBS_MON_FORCE_CLEAR = 1 | | 40 <sub>h</sub> | PRBS_CTRL_6 | PRBS_MON_FORCE_CLEAR | 0:0 | RW | 0 <sub>h</sub> | 00 <sub>b</sub> : Manual error clearing is disabled<br>01 <sub>b</sub> : Enables error clearing through<br>PRBS_MON_CLEAR<br>Allows host interface to directly control the<br>PRBS error counting algorithm, bypassing<br>the PRBS_MON_CTRL state machine. | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|------------------------|---------------------------------|--------------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:15 | RO | 0 <sub>h</sub> | Reserved. Do not change. | | | | PRBS_MON_<br>STARTING_<br>PHASE | 14:8 | RO | 0 <sub>h</sub> | Starting (leftmost) phase of PRBS_MON_EYE_WIDTH in the most recent scan. This parameter only applies to automatic (AUTO_SCAN_START) measurements. | | 41 <sub>h</sub> | PRBS_STATUS_<br>REG_0 | PRBS_MON_EYE_WIDTH | 7:0 | RO | 0 <sub>h</sub> | Widest open portion of the eye in the most recent scan, based on the PRBS_MON_ERROR_COUNT indication. The value of PRBS_MON_EYE_WIDTH is the number of contiguous phases with PRBS_MON_ERROR_COUNT less than or equal to PRBS_MON_ERROR_THRESHOLD. This parameter only applies to automatic (AUTO_SCAN_START) measurements. | | 42 <sub>h</sub> | PRBS_STATUS_<br>REG_1 | PRBS_MON_ERROR_COUNT | 15:0 | RO | 0 <sub>h</sub> | Twice the error count from the most recent manually timed (MANUAL_SCAN_START) or continuous (CONTINUOUS_SCAN_ENABLE) scan measurements. This value is not defined for automatic (AUTO_SCAN_START) scan measurements when a PRBS7 bit stream is input. | | 43 <sub>h</sub> | RESERVED | RSVD | 15:0 | RO | 0 <sub>h</sub> | Reserved. Do not change. | | 44 <sub>h</sub> | RESERVED | RSVD | 15:0 | RO | 0 <sub>h</sub> | Reserved. Do not change. | | 45 <sub>h</sub> | RESERVED | RSVD | 15:0 | RO | 0 <sub>h</sub> | Reserved. Do not change. | | 46 <sub>h</sub> | RESERVED | RSVD | 15:0 | RO | 0 <sub>h</sub> | Reserved. Do not change. | | 47 <sub>h</sub> | RESERVED | RSVD | 15:0 | RO | 0 <sub>h</sub> | Reserved. Do not change. | | 48 <sub>h</sub> | RESERVED | RSVD | 15:0 | RO | 0 <sub>h</sub> | Reserved. Do not change. | | 49 <sub>h</sub> | RESERVED | RSVD | 15:0 | RO | 0 <sub>h</sub> | Reserved. Do not change. | | 4A <sub>h</sub> | RESERVED | RSVD | 15:0 | RO | 0 <sub>h</sub> | Reserved. Do not change. | | | | RSVD | 15:9 | RO | 0 <sub>h</sub> | Reserved. Do not change. | | 4B <sub>h</sub> | PRBS_STATUS_<br>REG_11 | PRBS_MON_NODATA | 8:8 | RO | 0 <sub>h</sub> | When HIGH, indicates that no data transitions have been detected in the PRBS checker since the PRBS_MON_NODATA_SET was last set to 1. | | | | RSVD | 7:0 | RO | 0 <sub>h</sub> | Reserved. Do not change. | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|---------------------------------------------------------------------------|-----------------------|--------------|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:12 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | | | LOS_DETECTION_METHOD | 11:10 | RW | 1 <sub>h</sub> | Determines the source of CARRIER_DETECT. 00 <sub>b</sub> : Edge detection 01 <sub>b</sub> : Strength detection | | | | FORCE_PLL_RATE | 9:7 | RW | 1 <sub>h</sub> | Force the PLL to retime a specific data rate. $000_b: Reserved$ $001_b: 0.270Gb/s$ $010_b: 1.485Gb/s$ $011_b: 2.97Gb/s$ $100_b: 5.94Gb/s$ $101_b: Reserved$ $110_b: Reserved$ $111_b: Reserved$ $111_b: Reserved$ Used when FORCE_PLL_RATE_ENABLE is set to 1. | | | RATE_<br>4C <sub>h</sub> PLL_CONTROL ———————————————————————————————————— | FORCE_PLL_RATE_ENABLE | 6:6 | RW | 0 <sub>h</sub> | Enables the forced PLL rate override set using the FORCE_PLL_RATE bits. | | | | RATE_ENABLE_125M | 5:5 | RW | 0 <sub>h</sub> | Enables auto-detection of 0.125Gb/s (MADI) signals $00_b$ : 0.125Gb/s signals will not be detected $01_b$ : 0.125Gb/s signals will be detected | | 4C <sub>h</sub> | | RATE_ENABLE_5G94 | 4:4 | RW | 1 <sub>h</sub> | Enables auto-detection of 5.94Gb/s<br>(6G UHD-SDI) signals.<br>00 <sub>b</sub> : 5.94Gb/s signals will not be detected<br>01 <sub>b</sub> : 5.94Gb/s signals will be detected | | | | RATE_ENABLE_2G97 | 3:3 | RW | 1 <sub>h</sub> | Enables auto-detection of 2.97Gb/s (3G SDI) signals. $00_b$ : 2.97Gb/s signals will not be detected $01_b$ : 2.97Gb/s signals will be detected | | | - | RATE_ENABLE_1G485 | 2:2 | RW | 1 <sub>h</sub> | Enables auto-detection of 1.485Gb/s (HD-SDI) signals. $00_b$ : 1.485Gb/s signals will not be detected $01_b$ : 1.485Gb/s signals will be detected | | | | RATE_ENABLE_270M | 1:1 | RW | 1 <sub>h</sub> | Enables auto-detection of 0.27Gb/s (SD-SDI) signals. 00 <sub>b</sub> : 0.27Gb/s signals will not be detected 01 <sub>b</sub> : 0.27Gb/s signals will be detected | | | | PLL_SOFT_RESET | 0:0 | RW | 0 <sub>h</sub> | Synchronous soft-reset for the PLL rate detection state machine. 00 <sub>b</sub> : Normal operation of the PLL rate detection state machine 01 <sub>b</sub> : Resets the PLL rate detection state machine | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|----------------------------|----------------|--------------|-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4D <sub>h</sub> | RESERVED | RSVD | 15:0 | RW | 110 <sub>h</sub> | Reserved. Do not change. | | 4E <sub>h</sub> | RESERVED | RSVD | 15:0 | RW | 110 <sub>h</sub> | Reserved. Do not change. | | | | RETIMER_BYPASS | 15:15 | RO | _ | Indicates whether the re-timer is active or bypassed. | | | RETI | NETWER_DTT763 | 13.13 | NO | _ | 00 <sub>b</sub> : Re-timer is active<br>01 <sub>b</sub> : Re-timer is bypassed | | | | LBR_HBR | 14:14 | RO | _ | Indicates high-bit-rate versus low-bit-rate. 00 <sub>b</sub> : Input data rate is 5.94Gb/s, 2.97Gb/s, 1.485Gb/s, or BYPASS 01 <sub>b</sub> : Input data rate is 270Mb/s or 125Mb/s | | 4F <sub>h</sub> | 4F <sub>h</sub> PLL_STATUS | DETECTED_RATE | 13:11 | RO | _ | Indicates the current rate found by the PLL rate detection state machine. $000_b: 0.125 Gb/s$ $001_b: 0.270 Gb/s$ $010_b: 1.485 Gb/s$ $011_b: 2.97 Gb/s$ $100_b: 5.94 Gb/s$ $101_b: Reserved$ $111_b: Reserved$ $111_b: Reserved$ | | | | RSVD | 10:10 | RO | _ | Reserved. Do not change. | | | | LOCKED | 9:9 | RO | _ | Indicates if the CDR is locked or unlocked. 00 <sub>b</sub> : CDR is unlocked 01 <sub>b</sub> : CDR is locked | | | | LOS | 8:8 | RO | _ | Indicates whether or not the CDR has lost<br>the signal.<br>00 <sub>b</sub> : Signal is present<br>01 <sub>b</sub> : Loss of signal | | | | RSVD | 7:0 | RO | _ | Reserved. Do not change. | **Table 5-1: Register Descriptions - Standard Address Space (Continued)** | Address | Register Name | Parameter Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|---------------|-----------------------|--------------|------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | R | STANDBY_STICKY | 11:11 | ROCW | _ | Sticky bit indicating that the device entered STANDBY mode at least once. 00 <sub>b</sub> : Device has not entered STANDBY mode since this bit was last cleared 01 <sub>b</sub> : Devices has entered STANDBY mode since this bit was last cleared | | | | SLEEP_STICKY | 10:10 | ROCW | _ | Sticky bit indicating that the device entered SLEEP mode at least once $00_b$ : Device has not entered SLEEP mode since this bit was last cleared $01_b$ : Device has entered SLEEP mode since this bit was last cleared | | | | RETIMER_BYPASS_STICKY | 9:9 | ROCW | _ | Sticky bit indicating that the re-timer is/has been bypassed. $00_b$ : Re-timer has not been bypassed since this bit was last cleared $01_b$ : Re-timer has been bypassed since this bit was last cleared This bit is cleared by writing any value to it. | | 50 <sub>h</sub> | STICKY_STATUS | LBR_HBR_STICKY | 8:8 | ROCW | _ | Sticky bit indicating that the rate is/has been 270Mb/s (low bit-rate). 00 <sub>b</sub> : Rate has not been 270Mb/s since this bit was last cleared 01 <sub>b</sub> : Rate has been 270Mb/s since this bit was last cleared This bit is cleared by writing any value to it. | | | | RATE_CHANGE_STICKY | 7:7 | ROCW | _ | Sticky bit indicating that a rate change has occurred. 00 <sub>b</sub> : Rate has not changed since this bit was last cleared 01 <sub>b</sub> : Rate has changed since this bit was last cleared This bit is cleared by writing any value to it. | | | | LOCK_LOST_STICKY | 6:6 | ROCW | _ | Sticky bit indicating that lock was lost. $00_b$ : Lock has not been lost since this bit was last cleared $01_b$ : Lock has been lost since this bit was last cleared This bit is cleared by writing any value to it. | | | | RSVD | 5:5 | ROCW | _ | Reserved. Do not change. | | | | LOS_STICKY | 4:4 | ROCW | _ | Sticky bit indicating a loss of signal. 00 <sub>b</sub> : Signal has not been lost since this bit was last cleared 01 <sub>b</sub> : Signal has been lost since this bit was last cleared This bit is cleared by writing any value to it. | | | | RSVD | 3:0 | ROCW | _ | Reserved. Do not change. | **Table 5-2: Register Descriptions - Extended Address Space** | Address | Register<br>Name | Parameter<br>Name | Bit<br>Slice | R/W | Reset<br>Value | Description | |-----------------|-------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------|-----|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RSVD | 15:2 | RW | 0 <sub>h</sub> | Reserved. Do not change. | | D2 <sub>h</sub> | PWR_<br>CONTROL | HS_LOCKED_POWER_SAVE | 1:1 | RW | 0 <sub>h</sub> | When enabled, reduces power when locked to a rate of HD, 3G or 6G. | | | | RSVD | 0:0 | RW | 1 <sub>h</sub> | Reserved. Do not change. | | | | RSVD | 15:5 | RW | 4 <sub>h</sub> | Reserved. Do not change. | | E4 <sub>h</sub> | PLL_LBW_<br>CONTROL_<br>REG_0 | PLL_LOOP_BANDWIDTH | 4:0 | RW | 4 <sub>h</sub> | Sets the rate specific PLL loop-bandwidth when the device is locked. 00001 <sub>b</sub> : Nominal / 4 00010 <sub>b</sub> : Nominal / 2 00100 <sub>b</sub> : Nominal (default) 01000 <sub>b</sub> : Nominal x 2 11100 <sub>b</sub> : Nominal x 4 | | | | | See Table 2-3: AC Electrical Characteristics for the PLL loop-bandwidth value set at each rate by each of these settings. | | | | RW = Read/Write RO = Read Only ROCW = Read Only/ Clear on Write ROSW = Read Only/ Set on Write # 6. Typical Application Circuit If XTAL\_CLK\_IN is not connected to a crystal, XTAL\_CLK\_OUT must be left unconnected. \*VALUES FOR C1 AND C2 ARE CHOSEN BASED ON THE REQUIRED LOADING FOR THE SELECTED CRYSTAL IF AC COUPLING IS REQUIRED ON THE HIGH-SPEED SERIAL INPUTS AND OUTPUTS BY THE APPLICATION, A CERAMIC CAPACITOR 4.7µF OR HIGHER WITH A STABLE DIELECTRIC IS RECOMMENDED Figure 6-1: GS6152 Typical Application Circuit Rev.2 July 2015 76 of 80 Semtech # 7. Package and Ordering Information # 7.1 Package Dimensions 1. DIMENSIONS AND TOLERANCE IS IN CONFORMANCE TO ASME Y14.5–1994 2. ALL DIMENSIONS ARE IN MILLIMETERS OR IN DEGREES Figure 7-1: Package Dimensions # 7.2 Recommended PCB Footprint Figure 7-2: GS6152 PCB Footprint # 7.3 Packaging Data **Table 7-1: Packaging Data** | Parameter | Value | |------------------------------------------------------|----------------------| | Package Type | 6mm x 6mm 48-pin QFN | | Moisture Sensitivity Level (Note 1) | 3 | | Junction to Case Thermal Resistance, $\theta_{j-c}$ | 26.2°C/W | | Junction to Air Thermal Resistance, $\theta_{j-a}$ | 21.6°C/W | | Junction to Board Thermal Resistance, $\theta_{j-b}$ | 4.4°C/W | | Psi, Ψ | 0.2°C/W | | Pb-free and RoHS Compliant | Yes | #### Note: 1. Value per JEDEC J-STD-020C # 7.4 Marking Diagram Figure 7-3: GS6152 Marking Diagram ## 7.5 Solder Reflow Profile Figure 7-4: Maximum Pb-free Solder Reflow Profile # 7.6 Ordering Information **Table 7-2: Ordering Information** | Part Number | Package | Temperature Range | |---------------|-----------------------------------------------|-------------------| | GS6152-INE3 | Pb-free 48-pin QFN | -40°C to 85°C | | GS6152-INTE3 | Pb-free 48-pin QFN<br>(250pc. tape and reel) | -40°C to 85°C | | GS6152-INTE3Z | Pb-free 48-pin QFN<br>(2500pc. tape and reel) | -40°C to 85°C | #### **IMPORTANT NOTICE** Information relating to this product and the application or design described herein is believed to be reliable, however such information is provided as a guide only and Semtech assumes no liability for any errors in this document, or for the application or design described herein. Semtech reserves the right to make changes to the product or this document at any time without notice. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. Semtech warrants performance of its products to the specifications applicable at the time of sale, and all sales are made in accordance with Semtech's standard terms and conditions of sale. SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS, OR IN NUCLEAR APPLICATIONS IN WHICH THE FAILURE COULD BE REASONABLY EXPECTED TO RESULT IN PERSONAL INJURY, LOSS OF LIFE OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise. The Semtech name and logo are registered trademarks of the Semtech Corporation. All other trademarks and trade names mentioned may be marks and names of Semtech or their respective companies. Semtech reserves the right to make changes to, or discontinue any products described in this document without further notice. Semtech makes no warranty, representation or guarantee, express or implied, regarding the suitability of its products for any particular purpose. All rights reserved. © Semtech 2015 ### **Contact Information** Semtech Corporation 200 Flynn Road, Camarillo, CA 93012 Phone: (805) 498-2111, Fax: (805) 498-3804 www.semtech.com