Data Sheet January 23, 2006 FN3653.6 # 360MHz, Low Power, Video Operational Amplifier with Output Limiting The HFA1135 is a high speed, low power current feedback amplifier build with Intersil's proprietary complementary bipolar UHF-1 process. This amplifier features user programmable output limiting, via the $V_H$ and $V_I$ pins. The HFA1135 is the ideal choice for high speed, low power applications requiring output limiting (e.g. flash A/D drivers), especially those requiring fast overdrive recovery times. The limiting function allows the designer to set the maximum and minimum output levels to protect downstream stages from damage or input saturation. The sub-nanosecond overdrive recovery time ensures a quick return to linear operation following an overdrive condition. Component and composite video systems also benefit from this operational amplifier's performance, as indicated by the gain flatness, and differential gain and phase specifications. The HFA1135 is a low power, high performance upgrade for the CLC501 and CLC502. # **Ordering Information** | PART<br>NUMBER | PART<br>MARKING | TEMP.<br>RANGE<br>(°C) | PACKAGE | PKG.<br>DWG.<br># | | |----------------------------|-----------------|------------------------------------------------|-----------------------------------------|-------------------|--| | HFA1135IB | 1135IB | -40 to 85 | 8 Ld SOIC | M8.15 | | | HFA1135IB96 | 1135IB | -40 to 85 | 8 Ld SOIC<br>Tape and Reel | M8.15 | | | HFA1135IBZ<br>(See Note) | 1135IBZ | -40 to 85 | 8 Ld SOIC<br>(Pb-free) | M8.15 | | | HFA1135IBZ96<br>(See Note) | 1135IBZ | -40 to 85 | 8 Ld SOIC<br>Tape and Reel<br>(Pb-free) | M8.15 | | | HFA11XXEVAL | | DIP Evaluation Board for High Speed<br>Op Amps | | | | NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. #### Features | <ul> <li>User Programmable Output Voltage Limiting</li> </ul> | |---------------------------------------------------------------| | • Fast Overdrive Recovery | | • Low Supply Current 6.8mA | | • High Input Impedance | | Wide -3dB Bandwidth | | • Very Fast Slew Rate | | • Gain Flatness (to 50MHz) ±0.07dB | | Differential Gain 0.02% | | • Differential Phase | | Pin Compatible Ungrade to CLC501 and CLC502 | - Pin Compatible Upgrade to CLC501 and CLC502 - · Pb-Free Plus Anneal Available (RoHS Compliant) # **Applications** - · Flash A/D Drivers - · High Resolution Monitors - · Professional Video Processing - · Video Digitizing Boards/Systems - · Multimedia Systems - RGB Preamps - · Medical Imaging - Hand Held and Miniaturized RF Equipment - · Battery Powered Communications #### **Pinout** HFA1135 (SOIC) TOP VIEW # **Absolute Maximum Ratings** $T_A = 25^{\circ}C$ #### #### **Thermal Information** | Thermal Resistance (Typical, Note 1) | $\theta_{JA}$ (°C/W) | |------------------------------------------------|--------------------------------------| | SOIC Package | 165 | | Maximum Junction Temperature (Die Only) | | | Maximum Junction Temperature (Plastic Package) | | | Maximum Storage Temperature Range65 | <sup>o</sup> C to 150 <sup>o</sup> C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (SOIC - Lead Tips Only) | | ## **Operating Conditions** CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. θ<sub>JA</sub> is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details. **Electrical Specifications** $V_{SUPPLY} = \pm 5V$ , $A_V = +1$ , $R_F = 510\Omega$ (Note 3), $R_L = 100\Omega$ , Unless Otherwise Specified | PARAMETER | TEST CONDITIONS | (NOTE 2)<br>TEST<br>LEVEL | TEMP. | MIN | ТҮР | MAX | UNITS | |--------------------------------------------------------------|-----------------------------|---------------------------|-------|-----|-----|-----|--------------------| | INPUT CHARACTERISTICS | | | | | I. | I. | | | Input Offset Voltage | | А | 25 | - | 2 | 5 | mV | | | | Α | Full | - | 3 | 8 | mV | | Average Input Offset Voltage Drift | | В | Full | - | 1 | 10 | μV/ <sup>o</sup> C | | Input Offset Voltage | $\Delta V_{CM} = \pm 1.8 V$ | Α | 25 | 47 | 50 | - | dB | | Common-Mode Rejection Ratio | $\Delta V_{CM} = \pm 1.8V$ | Α | 85 | 45 | 48 | - | dB | | | $\Delta V_{CM} = \pm 1.2V$ | Α | -40 | 45 | 48 | - | dB | | Input Offset Voltage | $\Delta V_{PS} = \pm 1.8V$ | Α | 25 | 50 | 54 | - | dB | | Power Supply Rejection Ratio | $\Delta V_{PS} = \pm 1.8V$ | Α | 85 | 47 | 50 | - | dB | | | $\Delta V_{PS} = \pm 1.2V$ | А | -40 | 47 | 50 | - | dB | | Non-Inverting Input Bias Current | | А | 25 | = | 6 | 15 | μΑ | | | | Α | Full | = | 10 | 25 | μΑ | | Non-Inverting Input Bias Current Drift | | В | Full | - | 5 | 60 | nA/ <sup>o</sup> C | | Non-Inverting Input Bias Current<br>Power Supply Sensitivity | $\Delta V_{PS} = \pm 1.8V$ | Α | 25 | - | 0.5 | 1 | μΑ/V | | | $\Delta V_{PS} = \pm 1.8 V$ | Α | 85 | - | 0.8 | 3 | μΑ/V | | | $\Delta V_{PS} = \pm 1.2V$ | Α | -40 | - | 0.8 | 3 | μA/V | | Non-Inverting Input Resistance | $\Delta V_{CM} = \pm 1.8 V$ | Α | 25 | 0.8 | 2 | - | ΜΩ | | | $\Delta V_{CM} = \pm 1.8V$ | Α | 85 | 0.5 | 1.3 | - | MΩ | | | $\Delta V_{CM} = \pm 1.2 V$ | А | -40 | 0.5 | 1.3 | - | MΩ | | Inverting Input Bias Current | | А | 25 | = | 0.1 | 4 | μΑ | | | | Α | Full | = | 3 | 8 | μΑ | | Inverting Input Bias Current Drift | | В | Full | = | 60 | 200 | nA/ <sup>o</sup> C | | Inverting Input Bias Current | $\Delta V_{CM} = \pm 1.8V$ | А | 25 | = | 3 | 6 | μΑ/V | | Common-Mode Sensitivity | $\Delta V_{CM} = \pm 1.8V$ | А | 85 | = | 4 | 8 | μΑ/V | | | $\Delta V_{CM} = \pm 1.2V$ | А | -40 | - | 4 | 8 | μΑ/V | | Inverting Input Bias Current Power Supply Sensitivity | $\Delta V_{PS} = \pm 1.8 V$ | Α | 25 | = | 2 | 5 | μ <b>A</b> /V | | | $\Delta V_{PS} = \pm 1.8V$ | Α | 85 | - | 4 | 8 | μ <b>A</b> /V | | | $\Delta V_{PS} = \pm 1.2 V$ | Α | -40 | - | 4 | 8 | μ <b>A</b> /V | | Inverting Input Resistance | | С | 25 | - | 40 | - | Ω | | Input Capacitance (Either Input) | | С | 25 | - | 1.6 | - | pF | 2 $\textbf{Electrical Specifications} \quad \text{$V_{SUPPLY}$ = $\pm 5$V$, $A_V$ = $+1$, $R_F$ = $510\Omega$ (Note 3), $R_L$ = $100\Omega$, Unless Otherwise Specified (Continued) and $V_{SUPPLY}$ = $\pm 5$V$, $A_V$ = $+1$, $R_F$ = $510\Omega$ (Note 3), $R_L$ = $100\Omega$, Unless Otherwise Specified (Continued) and $V_{SUPPLY}$ = $\pm 5$V$, $A_V$ = $+1$, $R_F$ = $510\Omega$ (Note 3), $R_L$ = $100\Omega$, Unless Otherwise Specified (Continued) and $V_{SUPPLY}$ = $\pm 5$V$, $A_V$ = $+1$, $R_F$ = $510\Omega$ (Note 3), $R_L$ = $100\Omega$, $V_{SUPPLY}$ = $\pm 5$V$, $A_V$ = $+1$, $R_F$ = $510\Omega$ (Note 3), $R_L$ = $100\Omega$, $V_{SUPPLY}$ = $\pm 5$V$, $A_V$ = $+1$, $R_F$ = $100\Omega$, $V_{SUPPLY}$ = $\pm 5$V$, $A_V$ = $+1$, $R_F$ = $100\Omega$, $V_{SUPPLY}$ = $\pm 5$V$, $A_V$ = $+1$, $+$ | | | (NOTE 2)<br>TEST | TEMP. | | | | | |------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------|--------|------|-------|-----|--------| | PARAMETER | TEST CONDITIONS | LEVEL | (°C) | MIN | TYP | MAX | UNITS | | Input Voltage Common Mode Range (Implied by V <sub>IO</sub> | | Α | 25, 85 | ±1.8 | ±2.4 | - | V | | CMRR, +R <sub>IN</sub> , and -I <sub>BIAS</sub> CMS tests) | | Α | -40 | ±1.2 | ±1.7 | - | V | | Input Noise Voltage Density (Note 5) | f = 100kHz | В | 25 | - | 3.5 | - | nV/√Hz | | Non-Inverting Input Noise Current Density (Note 5) | f = 100kHz | В | 25 | - | 2.5 | - | pA/√Hz | | Inverting Input Noise Current Density (Note 5) | f = 100kHz | В | 25 | = | 20 | - | pA/√Hz | | TRANSFER CHARACTERISTICS | | | | | | | | | Open Loop Transimpedance Gain (Note 5) | A <sub>V</sub> = -1 | С | 25 | - | 500 | - | kΩ | | <b>AC CHARACTERISTICS</b> $A_V = +2$ , $R_F = 250\Omega$ , Un | less Otherwise Specified | | | | | | | | -3dB Bandwidth | $A_V = +1, R_F = 1.5k\Omega$ | В | 25 | - | 660 | - | MHz | | $(V_{OUT} = 0.2V_{P-P}, Note 5)$ | $A_V = +2, R_F = 250\Omega$ | В | 25 | = | 360 | - | MHz | | | $A_V = +2, R_F = 330\Omega$ | В | 25 | - | 315 | - | MHz | | | $A_V = -1, R_F = 330\Omega$ | В | 25 | - | 290 | - | MHz | | Full Power Bandwidth | $A_V = +1, R_F = 1.5k\Omega$ | В | 25 | - | 90 | - | MHz | | $(V_{OUT} = 5V_{P-P} \text{ at } A_V = +2/-1,$ | $A_V = +2, R_F = 250\Omega$ | В | 25 | - | 130 | - | MHz | | $4V_{P-P}$ at $A_V = +1$ , Note 5) | $A_V = -1, R_F = 330\Omega$ | В | 25 | - | 170 | - | MHz | | Gain Flatness | $A_V = +1, R_F = 1.5k\Omega$ | В | 25 | - | ±0.10 | - | dB | | (to 25MHz, V <sub>OUT</sub> = 0.2V <sub>P-P</sub> , Note 5) | $A_V = +2, R_F = 250\Omega$ | В | 25 | - | ±0.02 | - | dB | | | $A_V = +2, R_F = 330\Omega$ | В | 25 | - | ±0.02 | - | dB | | Gain Flatness | $A_V = +1, R_F = 1.5k\Omega$ | В | 25 | _ | ±0.22 | _ | dB | | (to 50MHz, $V_{OUT} = 0.2V_{P-P}$ , Note 5) | $A_V = +2, R_F = 250\Omega$ | В | 25 | - | ±0.07 | _ | dB | | | $A_V = +2$ , $R_F = 330\Omega$ | В | 25 | _ | ±0.03 | _ | dB | | Minimum Stable Gain | 7.ty = 12, 11F = 00012 | A | Full | | 1 | _ | V/V | | OUTPUT CHARACTERISTICS $R_F = 510\Omega$ , Unless | s Otherwise Specified | / / | 1 dii | | | | V/ V | | Output Voltage Swing (Note 5) | $A_V = -1$ , $R_I = 100\Omega$ | Α | 25 | ±3 | ±3.4 | _ | V | | Calput Voltage Owing (Note o) | /\(\frac{1}{2} = \frac{1}{1}, \frac{1}{1} = \frac{10032}{1} | A | Full | ±2.8 | ±3 | _ | V | | Output Current (Note 5) | $A_V = -1, R_L = 50\Omega$ | A | 25, 85 | 50 | 60 | _ | mA | | Output Guirent (Note 3) | Ay = -1, IVL = 3052 | A | -40 | 28 | 42 | _ | mA | | Output Short Circuit Current | | В | 25 | 20 | 90 | _ | mA | | · · · · · · · · · · · · · · · · · · · | DC A +2 D 2500 | В | | | | - | | | Closed Loop Output Resistance (Note 5) | DC, $A_V = +2$ , $R_F = 250\Omega$ | | 25 | | 0.07 | | Ω | | Second Harmonic Distortion $(A_V = +2, R_F = 250\Omega, V_{OUT} = 2V_{P-P}, Note 5)$ | 10MHz | В | 25 | - | -50 | - | dBc | | | 20MHz | В | 25 | - | -45 | - | dBc | | Third Harmonic Distortion (A <sub>V</sub> = +2, R <sub>F</sub> = $250\Omega$ , V <sub>OUT</sub> = $2V_{P-P}$ , Note 5) | 10MHz | В | 25 | - | -50 | - | dBc | | | 20MHz | В | 25 | - | -45 | - | dBc | | <b>TRANSIENT CHARACTERISTICS</b> $A_V = +2$ , $R_F =$ | | 1 | | | | | | | Rise and Fall Times<br>(V <sub>OUT</sub> = 0.5V <sub>P-P</sub> , Note 5) | Rise Time | В | 25 | - | 0.81 | - | ns | | | Fall Time | В | 25 | - | 1.25 | - | ns | | Overshoot (Note 4) | +OS | В | 25 | - | 3 | - | % | | $(V_{OUT} = 0 \text{ to } 0.5V, V_{IN} t_{RISE} = 2.5 \text{ns})$ | -OS | В | 25 | - | 5 | - | % | | Overshoot (Note 4) | +OS | В | 25 | = | 2 | - | % | | $(V_{OUT} = 0.5V_{P-P}, V_{IN} t_{RISE} = 2.5 ns)$ | -OS | В | 25 | - | 10 | - | % | | Slew Rate | +SR | В | 25 | - | 875 | - | V/μs | | $(V_{OUT} = 4V_{P-P}, A_V = +1, R_F = 1.5k\Omega)$ | -SR (Note 6) | В | 25 | - | 510 | - | V/μs | | Slew Rate | +SR | В | 25 | - | 1530 | - | V/µs | | $(V_{OUT} = 5V_{P-P}, A_V = +2, R_F = 250\Omega)$ | -SR (Note 6) | В | 25 | - | 850 | - | V/µs | **Electrical Specifications** $V_{SUPPLY} = \pm 5V$ , $A_V = +1$ , $R_F = 510\Omega$ (Note 3), $R_L = 100\Omega$ , Unless Otherwise Specified (Continued) | PARAMETER | TEST CONDITIONS | (NOTE 2)<br>TEST<br>LEVEL | TEMP. | MIN | ТҮР | MAX | UNITS | |----------------------------------------------------------------|-------------------------------------------------------|---------------------------|-----------|--------------|-------------|------|---------| | Slew Rate | +SR | В | 25 | - | 2300 | - | V/μs | | $(V_{OUT} = 5V_{P-P}, A_V = -1, R_F = 330\Omega)$ | -SR (Note 6) | В | 25 | - | 1200 | - | V/µs | | Settling Time | To 0.1% | В | 25 | - | 23 | - | ns | | (V <sub>OUT</sub> = +2V to 0V step, Note 5) | To 0.05% | В | 25 | - | 33 | - | ns | | | To 0.02% | В | 25 | - | 45 | - | ns | | VIDEO CHARACTERISTICS A <sub>V</sub> = +2, R <sub>F</sub> = 25 | 50Ω, Unless Otherwise Speci | fied | 1 | <del>!</del> | | ! | | | Differential Gain (f = 3.58MHz) | $R_L = 150\Omega$ | В | 25 | - | 0.02 | - | % | | | $R_L = 75\Omega$ | В | 25 | - | 0.03 | - | % | | Differential Phase (f = 3.58MHz) | $R_L = 150\Omega$ | В | 25 | - | 0.04 | - | Degrees | | | $R_L = 75\Omega$ | В | 25 | - | 0.06 | - | Degrees | | OUTPUT LIMITING CHARACTERISTICS A <sub>V</sub> = | $+2$ , $R_F = 250\Omega$ , $V_H = +1V$ , $V$ | L = -1V, Unles | s Otherwi | se Specifi | ed | | | | Limit Accuracy (Note 5) | $V_{IN} = \pm 2V, A_{V} = -1,$<br>$R_{F} = 510\Omega$ | А | Full | -125 | 25 | 125 | mV | | Overdrive Recovery Time (Note 5) | $V_{IN} = \pm 1V$ | В | 25 | - | 0.8 | - | ns | | Negative Limit Range | | В | 25 | | -5.0 to +2. | 5 | V | | Positive Limit Range | | В | 25 | -2.5 to +5.0 | | V | | | Limit Input Bias Current | | А | 25 | - | 50 | 200 | μА | | | | Α | Full | - | 80 | 200 | μΑ | | POWER SUPPLY CHARACTERISTICS | | · | • | | • | | • | | Power Supply Range | | С | 25 | ±4.5 | - | ±5.5 | V | | Power Supply Current (Note 5) | | А | Full | 6.4 | 6.9 | 7.3 | mA | #### NOTES: - 2. Test Level: A. Production Tested; B. Typical or Guaranteed Limit Based on Characterization; C. Design Typical for Information Only. - 3. The optimum feedback resistor for the HFA1135 at $A_V = +1$ is 1.5k $\Omega$ . The Production Tested parameters are tested with $R_F = 510\Omega$ because the HFA1135 shares test hardware with the HFA1105 amplifier. - 4. Undershoot dominates for output signal swings below GND (e.g., 0.5V<sub>P-P</sub>), yielding a higher overshoot limit compared to the V<sub>OUT</sub> = 0V to 0.5V condition. See the "Application Information" section for details. - 5. See Typical Performance Curves for more information. - 6. Slew rates are asymmetrical if the output swings below GND (e.g., a bipolar signal). Positive unipolar output signals have symmetric positive and negative slew rates comparable to the +SR specification. See the "Application Information" section, and the pulse response graphs for details. # Application Information #### Relevant Application Notes The following Application Notes pertain to the HFA1135: - AN9653-Use and Application of Output Limiting Amplifiers - AN9752-Sync Stripper and Sync Inserter for Composite Video - AN9787-An Intuitive Approach to Understanding Current Feedback Amplifiers - AN9420-Current Feedback Amplifier Theory and Applications - AN9663-Converting from Voltage Feedback to Current Feedback Amplifiers These publications may be obtained from Intersil's web site at www.intersil.com. #### **Optimum Feedback Resistor** Although a current feedback amplifier's bandwidth dependency on closed loop gain isn't as severe as that of a voltage feedback amplifier, there can be an appreciable decrease in bandwidth at higher gains. This decrease may be minimized by taking advantage of the current feedback amplifier's unique relationship between bandwidth and $R_{\rm F}.$ All current feedback amplifiers require a feedback resistor, even for unity gain applications, and $R_{\rm F},$ in conjunction with the internal compensation capacitor, sets the dominant pole of the frequency response. Thus, the amplifier's bandwidth is inversely proportional to $R_{\rm F}.$ The HFA1135 design is optimized for a 2500 $R_{\rm F}$ at a gain of +2. Decreasing $R_{\rm F}$ decreases stability, resulting in excessive peaking and overshoot (Note: Capacitive feedback will cause the same problems due to the feedback impedance decrease at higher frequencies). At higher gains the amplifier is more stable, so $R_{\text{F}}$ can be decreased in a trade-off of stability for bandwidth. The table below lists recommended R<sub>F</sub> values, and the expected bandwidth, for various closed loop gains. TABLE 1. OPTIMUM FEEDBACK RESISTOR | GAIN<br>(A <sub>V</sub> ) | <b>R</b> <sub>F</sub> (Ω) | BANDWIDTH<br>(MHz) | |---------------------------|---------------------------|--------------------| | -1 | 330 | 290 | | +1 | 1.5k | 660 | | +2 | 250<br>330 | 360<br>315 | | +5 | 180 | 200 | | +10 | 250 | 90 | ## Non-inverting Input Source Impedance For best operation, the DC source impedance seen by the non-inverting input should be ${\ge}50\Omega.$ This is especially important in inverting gain configurations where the non-inverting input would normally be connected directly to GND. #### Pulse Undershoot and Asymmetrical Slew Rates The HFA1135 utilizes a quasi-complementary output stage to achieve high output current while minimizing quiescent supply current. In this approach, a composite device replaces the traditional PNP pulldown transistor. The composite device switches modes after crossing 0V, resulting in added distortion for signals swinging below ground, and an increased undershoot on the negative portion of the output waveform (see Figures 9, 13, and 17). This undershoot isn't present for small bipolar signals, or large positive signals. Another artifact of the composite device is asymmetrical slew rates for output signals with a negative voltage component. The slew rate degrades as the output signal crosses through 0V (see Figures 9, 13, and 17), resulting in a slower overall negative slew rate. Positive only signals have symmetrical slew rates as illustrated in the large signal positive pulse response graphs (see Figures 7, 11, and 15). ## PC Board Layout This amplifier's frequency response depends greatly on the care taken in designing the PC board. The use of low inductance components such as chip resistors and chip capacitors is strongly recommended, while a solid ground plane is a must! Attention should be given to decoupling the power supplies. A large value $(10\mu F)$ tantalum in parallel with a small value $(0.1\mu F)$ chip capacitor works well in most cases. Terminated microstrip signal lines are recommended at the input and output of the device. Capacitance directly on the output must be minimized, or isolated as discussed in the next section. Care must also be taken to minimize the capacitance to ground at the amplifier's inverting input (-IN), as this capacitance causes gain peaking, pulse overshoot, and if large enough, instability. To reduce this capacitance, the designer should remove the ground plane under traces connected to -IN, and keep connections to -IN as short as possible. An example of a good high frequency layout is the Evaluation Board shown in Figure 2. # **Driving Capacitive Loads** Capacitive loads, such as an A/D input, or an improperly terminated transmission line degrade the amplifier's phase margin resulting in frequency response peaking and possible oscillations. In most cases, the oscillation can be avoided by placing a resistor ( $R_S$ ) in series with the output prior to the capacitance. Figure 1 details starting points for the selection of this resistor. The points on the curve indicate the $R_{\mbox{\scriptsize S}}$ and $C_{\mbox{\scriptsize L}}$ combinations for the optimum bandwidth, stability, and settling time, but experimental fine tuning is recommended. Picking a point above or to the right of the curve yields an overdamped response, while points below or left of the curve indicate areas of underdamped performance. $R_S$ and $C_L$ form a low pass network at the output, thus limiting system bandwidth well below the amplifier bandwidth of 660MHz (A<sub>V</sub> = +1). By decreasing $R_S$ as $C_L$ increases (as illustrated by the curves), the maximum bandwidth is obtained without sacrificing stability. In spite of this, bandwidth still decreases as the load capacitance increases. For example, at $A_V$ = +1, $R_S$ = $50\Omega$ , $C_L$ = 20pF, the overall bandwidth is 170MHz, but the bandwidth drops to 45MHz at $A_V$ = +1, $R_S$ = $10\Omega$ , $C_L$ = 330pF. FIGURE 1. RECOMMENDED SERIES RESISTOR vs LOAD CAPACITANCE #### **Evaluation Board** The performance of the HFA1135 may be evaluated using the HFA11XX evaluation board (part number HFA11XXEVAL). Please contact your local sales office for information. When evaluating this amplifier at a gain of +2, the two 510 $\Omega$ gain setting resistors on the evaluation board should be changed to 250 $\Omega$ . The layout and schematic of the board are shown in Figure 2. NOTE: The SOIC version may be evaluated in the DIP board by using a SOIC-to-DIP adapter such as Aries Electronics part number 08-350000-10. TOP LAYOUT VH OUT VL VL V GND FIGURE 2. EVALUATION BOARD SCHEMATIC AND LAYOUT # **Limiting Operation** #### General The HFA1135 features user programmable output clamps to limit output voltage excursions. Limiting action is obtained by applying voltages to the $V_H$ and $V_L$ terminals (pins 8 and 5) of the amplifier. $V_H$ sets the upper output limit, while $V_L$ sets the lower limit level. If the amplifier tries to drive the output above $V_H$ , or below $V_L$ , the clamp circuitry limits the output voltage at $V_H$ or $V_L$ ( $\pm$ the limit accuracy), respectively. The low input bias currents of the limit pins allow them to be driven by simple resistive divider circuits, or active elements such as amplifiers or DACs. ## **Limit Circuitry** Figure 3 shows a simplified schematic of the HFA1135 input stage, and the high limit ( $V_H$ ) circuitry. As with all current feedback amplifiers, there is a unity gain buffer ( $Q_{X1}$ - $Q_{X2}$ ) between the positive and negative inputs. This buffer forces -IN to track +IN, and sets up a slewing current of: $$I_{SLEW} = (V_{-IN} - V_{OUT})/R_F + V_{-IN}/R_G$$ FIGURE 3. HFA1135 SIMPLIFIED V<sub>H</sub> LIMIT CIRCUITRY This current is mirrored onto the high impedance node (Z) by $Q_{X3}$ - $Q_{X4}$ , where it is converted to a voltage and fed to the output via another unity gain buffer. If no limiting is utilized, the high impedance node may swing within the limits defined by $Q_{P4}$ and $Q_{N4}$ . Note that when the output reaches its quiescent value, the current flowing through -IN is reduced to only that small current (-I<sub>BIAS</sub>) required to keep the output at the final voltage. Tracing the path from V<sub>H</sub> to Z illustrates the effect of the limit voltage on the high impedance node. V<sub>H</sub> decreases by 2V<sub>BE</sub> (Q<sub>N6</sub> and Q<sub>P6</sub>) to set up the base voltage on Q<sub>P5</sub>. Q<sub>P5</sub> begins to conduct whenever the high impedance node reaches a voltage equal to Q<sub>P5</sub>'s base voltage + 2V<sub>BE</sub> (Q<sub>P5</sub> and Q<sub>N5</sub>). Thus, Q<sub>P5</sub> limits node Z whenever Z reaches V<sub>H</sub>. R<sub>1</sub> provides a pull-up network to ensure functionality with the limit inputs floating. A similar description applies to the symmetrical low limit circuitry controlled by V<sub>L</sub>. When the output is limited, the negative input continues to source a slewing current ( $I_{LIMIT}$ ) in an attempt to force the output to the quiescent voltage defined by the input. $Q_{P5}$ must sink this current while limiting, because the -IN current is always mirrored onto the high impedance node. The limiting current is calculated as: $$I_{LIMIT} = (V_{-IN} - V_{OUT} LIMITED)/R_F + V_{-IN}/R_G$$ . As an example, a unity gain circuit with V<sub>IN</sub> = 2V, and V<sub>H</sub> = 1V, would have I<sub>LIMIT</sub> = (2V - 1V)/1.5k $\Omega$ + 2V/ $\infty$ = 667 $\mu$ A (R<sub>G</sub> = $\infty$ for unity gain applications). Note that I<sub>CC</sub> increases by I<sub>LIMIT</sub> when the output is limited. #### Limit Accuracy The limited output voltage will not be exactly equal to the voltage applied to V<sub>H</sub> or V<sub>I</sub>. Offset errors, mostly due to VBE mismatches, necessitate a limit accuracy parameter which is found in the device specifications. Limit accuracy is a function of the limiting conditions. Referring again to Figure 3, it can be seen that one component of limit accuracy is the $V_{BE}$ mismatch between the $Q_{X6}$ transistors, and the $Q_{X5}$ transistors. If the transistors always ran at the same current level there would be no V<sub>BE</sub> mismatch, and no contribution to the inaccuracy. The QX6 transistors are biased at a constant current, but as described earlier, the current through Q<sub>X5</sub> is equivalent to I<sub>LIMIT</sub>. V<sub>BE</sub> increases as I<sub>LIMIT</sub> increases, causing the limited output voltage to increase as well. I<sub>LIMIT</sub> is a function of the overdrive level ((A<sub>V</sub> x $V_{IN}$ - $V_{LIMIT}$ ) / $V_{LIMIT}$ ), so limit accuracy degrades as the overdrive increases. For example, accuracy degrades from +15mV to +70mV when the overdrive increases from 100% to 200% ( $A_V = +2$ , $V_H = 500$ mV, $R_F = 250\Omega$ ). Consideration must also be given to the fact that the limit voltages have an effect on amplifier linearity. The "Linearity Near Limit Voltage" curves, Figures 34 and 35, illustrate the impact of several limit levels on linearity. #### Limit Range Unlike some competitor devices, both V<sub>H</sub> and V<sub>L</sub> have usable ranges that cross 0V. While V<sub>H</sub> must be more positive than V<sub>L</sub>, both may be positive or negative, within the range restrictions indicated in the specifications. For example, the HFA1135 could be limited to ECL output levels by setting V<sub>H</sub> = -0.8V and V<sub>L</sub> = -1.8V. V<sub>H</sub> and V<sub>L</sub> may be connected to the same voltage (GND for instance) but the result won't be a DC output voltage from an AC input signal. A 150mV - 200mV AC signal will still be present at the output. #### Recovery from Overdrive The output voltage remains at the limit level as long as the overdrive condition remains. When the input voltage drops below the overdrive level ( $V_{LIMIT}/A_V$ ) the amplifier returns to linear operation. A time delay, known as the Overdrive Recovery Time, is required for this resumption of linear operation. Overdrive recovery time is defined as the difference between the amplifier's propagation delay exiting limiting and the amplifier's normal propagation delay, and it is a strong function of the overdrive level. Figure 36 details the overdrive recovery time for various limit and overdrive levels. #### **Benefits of Output Limiting** The plots of "Pulse Response Without Limiting" and "Pulse Response With Limiting" (Figures 4 and 5) highlight the advantages of output limiting. Besides the obvious benefit of constraining the output swing to a defined range, limiting the output excursions also keeps the output transistors from saturating, which prevents unwanted saturation artifacts from distorting the output signal. Output limiting also takes advantage of the HFA1135's ultra-fast overdrive recovery time, reducing the recovery time from 2.3ns to 0.3ns, based on the amplifier's normal propagation delay of 1.2ns. FIGURE 4. PULSE RESPONSE WITHOUT LIMITING FIGURE 5. PULSE RESPONSE WITH LIMITING $\textbf{Typical Performance Curves} \quad \text{V}_{SUPPLY} = \pm 5 \text{V}, \text{ T}_{A} = 25^{o}\text{C}, \text{ R}_{F} = \text{Value From the Optimum Feedback Resistor Table}, \text{ R}_{L} = 100 \Omega, \text{ R}_{C} \Omega$ Unless Otherwise Specified FIGURE 6. SMALL SIGNAL POSITIVE PULSE RESPONSE FIGURE 7. LARGE SIGNAL POSITIVE PULSE RESPONSE FIGURE 8. SMALL SIGNAL BIPOLAR PULSE RESPONSE FIGURE 9. LARGE SIGNAL BIPOLAR PULSE RESPONSE FIGURE 10. SMALL SIGNAL POSITIVE PULSE RESPONSE FIGURE 11. LARGE SIGNAL POSITIVE PULSE RESPONSE $\textbf{Typical Performance Curves} \quad \text{V}_{SUPPLY} = \pm 5 \text{V}, \text{ T}_{A} = 25^{o}\text{C}, \text{ R}_{F} = \text{Value From the Optimum Feedback Resistor Table}, \text{ R}_{L} = 100 \Omega, \text{ R}_{C} \Omega$ Unless Otherwise Specified (Continued) FIGURE 12. SMALL SIGNAL BIPOLAR PULSE RESPONSE FIGURE 14. SMALL SIGNAL POSITIVE PULSE RESPONSE FIGURE 16. SMALL SIGNAL BIPOLAR PULSE RESPONSE FIGURE 13. LARGE SIGNAL BIPOLAR PULSE RESPONSE FIGURE 15. LARGE SIGNAL POSITIVE PULSE RESPONSE FIGURE 17. LARGE SIGNAL BIPOLAR PULSE RESPONSE $\textbf{Typical Performance Curves} \quad \text{$V_{SUPPLY} = \pm 5V$, $T_A = 25^{o}C$, $R_F = V$ alue From the Optimum Feedback Resistor Table, $R_L = 100\Omega$, $T_A = 25^{o}C$, 25^{o}$ Unless Otherwise Specified (Continued) FIGURE 18. FREQUENCY RESPONSE FIGURE 19. FREQUENCY RESPONSE FOR VARIOUS OUTPUT **VOLTAGES** FIGURE 20. FREQUENCY RESPONSE FOR VARIOUS OUTPUT **VOLTAGES** FIGURE 21. FREQUENCY RESPONSE FOR VARIOUS OUTPUT **VOLTAGES** FIGURE 22. FULL POWER BANDWIDTH FIGURE 23. -3dB BANDWIDTH vs TEMPERATURE $\textbf{Typical Performance Curves} \quad \text{V}_{SUPPLY} = \pm 5 \text{V}, \text{ T}_{A} = 25^{o}\text{C}, \text{ R}_{F} = \text{Value From the Optimum Feedback Resistor Table}, \text{ R}_{L} = 100 \Omega, \text{ R}_{C} \Omega$ Unless Otherwise Specified (Continued) FIGURE 24. GAIN FLATNESS FIGURE 26. REVERSE ISOLATION FIGURE 28. SETTLING TIME RESPONSE FIGURE 25. OPEN LOOP TRANSIMPEDANCE FIGURE 27. OUTPUT RESISTANCE FIGURE 29. INPUT NOISE CHARACTERISTICS # Typical Performance Curves $V_{SUPPLY} = \pm 5V$ , $T_A = 25^{\circ}C$ , $R_F = Value$ From the Optimum Feedback Resistor Table, $R_L = 100\Omega$ , Unless Otherwise Specified (Continued) FIGURE 30. 2nd HARMONIC DISTORTION vs POUT FIGURE 32. V<sub>H</sub> LIMIT ACCURACY vs OVERDRIVE FIGURE 34. LINEARITY NEAR LIMIT VOLTAGE FIGURE 31. 3rd HARMONIC DISTORTION vs POUT FIGURE 33. V<sub>L</sub> LIMIT ACCURACY vs OVERDRIVE FIGURE 35. LINEARITY NEAR LIMIT VOLTAGE $\textbf{Typical Performance Curves} \quad \text{$V_{SUPPLY} = \pm 5V$, $T_A = 25^{o}C$, $R_F = V$ alue From the Optimum Feedback Resistor Table, $R_L = 100\Omega$, $T_A = 25^{o}C$, 25^{o}$ Unless Otherwise Specified (Continued) FIGURE 36. OVERDRIVE RECOVERY TIME vs OVERDRIVE FIGURE 38. SUPPLY CURRENT vs SUPPLY VOLTAGE FIGURE 37. OUTPUT VOLTAGE vs TEMPERATURE FIGURE 39. RISE AND FALL TIMES vs TEMPERATURE # Die Characteristics # **DIE DIMENSIONS** 59 mils x 58.2 mils x 19 mils 1500 $\mu$ m x 1480 $\mu$ m x 483 $\mu$ m ## **METALLIZATION** Type: Metal 1: AlCu(2%)/TiW Thickness: Metal 1: 8kÅ $\pm 0.4$ kÅ Type: Metal 2: AICu(2%) Thickness: Metal 2: 16kÅ ±0.8kÅ # SUBSTRATE POTENTIAL (POWERED UP) Floating (Recommend Connection to V-) # **PASSIVATION** Type: Nitride Thickness: 4kÅ ±0.5kÅ ## TRANSISTOR COUNT 89 #### **PROCESS** Bipolar Dielectric Isolation # Metallization Mask Layout HFA1135 14 # Small Outline Plastic Packages (SOIC) #### NOTES: - Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side - 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. M8.15 (JEDEC MS-012-AA ISSUE C) 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE | | INCHES | | MILLIM | | | |--------|--------|-----------|--------|----------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.0532 | 0.0688 | 1.35 | 1.75 | - | | A1 | 0.0040 | 0.0098 | 0.10 | 0.25 | - | | В | 0.013 | 0.020 | 0.33 | 0.51 | 9 | | С | 0.0075 | 0.0098 | 0.19 | 0.25 | - | | D | 0.1890 | 0.1968 | 4.80 | 5.00 | 3 | | Е | 0.1497 | 0.1574 | 3.80 | 4.00 | 4 | | е | 0.050 | 0.050 BSC | | 1.27 BSC | | | Н | 0.2284 | 0.2440 | 5.80 | 6.20 | - | | h | 0.0099 | 0.0196 | 0.25 | 0.50 | 5 | | L | 0.016 | 0.050 | 0.40 | 1.27 | 6 | | N | 8 | 3 | 8 | | 7 | | α | 0° | 8° | 0° | 8° | - | Rev. 1 6/05 All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com