NOT RECOMMENDED FOR NEW DESIGNS NO RECOMMENDED REPLACEMENT contact our Technical Support Center at 1-888-INTERSIL or www.intersil.com/tsc # 100V, 2A Peak, High Frequency Half-Bridge Drivers with Adjustable Dead Time Control and PWM Input ### HIP2120, HIP2121 The HIP2120 and HIP2121 are 100V, high frequency, half-bridge MOSFET driver ICs. They are based on the popular ISL2100A and ISL2101A half-bridge drivers. These drivers have a programmable dead-time to insure break-before-make operation between the high-side and low-side drivers. The dead-time is adjustable up to 250ns. A single PWM logic input controls both bridge outputs (HO, LO). An enable pin (EN), when low, drives both outputs to a low state. All logic inputs are $V_{DD}$ tolerant and the HIP2120 has CMOS inputs with hysteresis for superior operation in noisy environments. The HIP2120 has hysteretic inputs with thresholds that are proportional to $V_{DD}.$ The HIP2121 has 3.3V logic/TTL compatible inputs. Two package options are provided. The 10 Ld 4x4 DFN package has standard pinouts. The 9 Ld 4x4 DFN package omits pin 2 to comply with 100V conductor spacing per IPC-2221. #### **Features** - 9 Ld TDFN "B" Package Compliant with 100V Conductor Spacing Guidelines per IPC-2221 - Break-Before-Make Dead-Time Prevents Shoot-through and is adjustable up to 220ns - Bootstrap Supply Max Voltage to 114VDC - Wide Supply Voltage Range (8V to 14V) - Supply Undervoltage Protection - CMOS Compatible Input Thresholds with Hysteresis (HIP2120) - 1.6 $\Omega/1\Omega$ Typical Output Pull-up/Pull-down Resistance - On-Chip $\mathbf{1}\Omega$ Bootstrap Diode ### **Applications** - Telecom Half-Bridge DC/DC Converters - UPS and Inverters - Motor Drives - · Class-D Amplifiers - · Forward Converter with Active Clamp #### **Related Literature** FN7670 "HIP2122, HIP2123 100V, 2A Peak, High Frequency Half-Bridge Driver with Delay Timers" **FIGURE 1. TYPICAL APPLICATION** FIGURE 2. DEAD-TIME vs TIMING RESISTOR # **Block Diagram** # **Pin Configurations** HIP2120, HIP2121 (9 LD 4X4 TDFN) TOP VIEW # **Pin Descriptions** | 10 LD | 9 LD | SYMBOL | DESCRIPTION | |-------|------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | VDD | Positive supply voltage for lower gate driver. Decouple this pin with a ceramic capacitor to VSS. | | 2 | 3 | НВ | High-side bootstrap supply voltage referenced to HS. Connect the positive side of the bootstrap capacitor to this pin. Bootstrap diode is on-chip. | | 3 | 4 | но | High-side output. Connect to gate of high-side power MOSFET. | | 4 | 5 | HS | High-side source connection. Connect to source of high-side power MOSFET. Connect negative side of bootstrap capacitor to this pin. | | 8 | 8 | PWM | PWM input. For PWM = 1, HO = 1 and LO = 0. For PWM = 0, HO = 0 and LO = 1. | | 7 | 7 | EN | Output enable, when low, HO = LO = 0 | | 9 | 9 | VSS | Negative voltage supply, which will generally be ground. | | 10 | 10 | LO | Low-side output. Connect to gate of low-side power MOSFET. | | 5 | - | NC | No Connect. This pin is isolated from all other pins. | | 6 | 6 | RDT | A resistor connected between this pin and VSS adds additional delay time to the falling and rising edges of the PWM input. | | - | - | EPAD | Exposed pad. Connect to ground or float. The EPAD is electrically isolated from all other pins. | ## **Ordering Information** | PART NUMBER<br>(Notes 1, 2, 4) | PART<br>MARKING | INPUT | TEMP. RANGE<br>(°C) | PACKAGE<br>(Pb-Free) | PKG.<br>DWG. # | |--------------------------------|-----------------|----------|---------------------|----------------------|----------------| | HIP2120FRTAZ | HIP 2120AZ | CMOS | -40 +125 | 10 Ld 4x4 TDFN | L10.4x4 | | HIP2121FRTAZ | HIP 2121AZ | 3.3V/TTL | -40 +125 | 10 Ld 4x4 TDFN | L10.4x4 | | HIP2120FRTBZ (Note 3) | HIP 2120BZ | CMOS | -40 +125 | 9 Ld 4x4 TDFN | L9.4x4 | | HIP2121FRTBZ (Note 3) | HIP 2121BZ | 3.3V/TTL | -40 +125 | 9 Ld 4x4 TDFN | L9.4x4 | #### NOTES: - 1. Please refer to TB347 for details on reel specifications. - 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - 3. "B" package option has alternate pin assignments for compliance with 100V Conductor Spacing Guidelines per IPC-2221. Note that Pin 2 is omitted for additional spacing. - 4. For Moisture Sensitivity Level (MSL), please see device information page for <u>HIP2120</u>, <u>HIP2121</u>. For more information on MSL please see tech brief TB363 # **Table of Contents** | Block Diagram | 2 | |------------------------------------------|------| | Pin Descriptions | 3 | | Absolute Maximum Ratings | 5 | | Thermal Information | 5 | | Maximum Recommended Operating Conditions | 5 | | Timing Diagram | 7 | | Typical Performance Curves | 8 | | Functional Description | | | Application Information | | | Typical Application Circuit | . 12 | | PC Board Layout | . 13 | | EPAD Design Considerations | . 14 | | Revision History | . 14 | | Products | | | L9.4x4 | | | L10.4x4 | | #### **Absolute Maximum Ratings** | Supply Voltage, V <sub>DD</sub> , V <sub>HB</sub> - V <sub>HS</sub> (Notes 5, 6) | 0.3V to 18V | |----------------------------------------------------------------------------------|----------------------------| | PWM and EN Input Voltage (Note 6) | 0.3V to VDD + 0.3V | | Voltage on LO (Note 6) | 0.3V to VDD + 0.3V | | Voltage on HO (Note 6) | . VHS - 0.3V to VHB + 0.3V | | Voltage on HS (Continuous) (Note 6) | 1V to 110V | | Voltage on HB (Note 6) | | | Average Current in V <sub>DD</sub> to HB Diode | 100mA | # **Maximum Recommended Operating Conditions** | Supply Voltage, V <sub>DD</sub> | 8V to 14V | |---------------------------------|-----------------------------------------------------------| | Voltage on HS | 1V to 100V | | Voltage on HS | (Repetitive Transient) -5V to 105V | | Voltage on HB | $\dots$ V <sub>HS</sub> + 8V to V <sub>HS</sub> + 14V and | | | V <sub>DD</sub> - 1V to V <sub>DD</sub> + 100V | | HS Slew Rate | <50V/ns | #### **Thermal Information** | Thermal Resistance (Typical) | $\theta_{JA}$ (°C/W) | θ <sub>JC</sub> (°C/W) | |--------------------------------------------|----------------------|------------------------| | 10 Ld TDFN (Notes 7, 8) | 42 | 4 | | 9 Ld TDFN (Notes 7, 8) | 42 | 4 | | Max Power Dissipation at +25°C in Free Air | | | | 10 Ld TDFN (Notes 7, 8) | | 3.0W | | 9 Ld TDFN (Notes 7, 8) | | 3.1W | | Storage Temperature Range | | 65°C to +150°C | | Junction Temperature Range | | 55°C to +150°C | | Pb-free reflow profile | | see link below | | http://www.intersil.com/pbfree/Pb-FreeRe | eflow.asp | | #### **ESD Ratings** | Human Body Model Class 2 (Tested per JESD22-A114E) | 3000 | |----------------------------------------------------|--------| | Machine Model Class B (Tested per JESD22-A115-A) | . 300V | | Charged Device Model Class IV | 2000V | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 5. The HIP2120 and HIP2121 are capable of derated operation at supply voltages exceeding 14V. Figure 20 shows the high-side voltage derating curve for this mode of operation. - 6. All voltages referenced to V<sub>SS</sub> unless otherwise specified. - 7. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379. - 8. For $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside. **Electrical Specifications** $V_{DD} = V_{HB} = 12V$ , $V_{SS} = V_{HS} = 0V$ , $R_{DT} = 0_K$ , PWM = 0V, No Load on LO or HO, Unless Otherwise Specified. Boldface limits apply over the operating temperature range, -40°C to +125°C. | | | | T, | <b>4 = +2</b> 5 | °C | T <sub>A</sub> = -40°C | | | |------------------------------------------|---------------------|--------------------------------------------------------|----------|-----------------|------|------------------------|--------------|-------| | PARAMETERS | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | MIN (Note 9) | MAX (Note 9) | UNITS | | SUPPLY CURRENTS | | <u>'</u> | | | | | | | | V Ouissant Ouwant | I <sub>DD80</sub> | R <sub>DT</sub> = 80k | - | 470 | 850 | - | 900 | μΑ | | V <sub>DD</sub> Quiescent Current | I <sub>DD8k</sub> | R <sub>DT</sub> = 8k | - | 1.0 | 2.1 | - | 2.2 | mA | | V Operating Current | I <sub>DD080k</sub> | f = 500kHz, R <sub>DT</sub> = 80k | - | 2.5 | 3 | - | 3 | mA | | V <sub>DD</sub> Operating Current | I <sub>DD08k</sub> | f = 500kHz, R <sub>DT</sub> = 8k | - | 3.4 | 4 | - | 4 | mA | | Total HB Quiescent Current | I <sub>HB</sub> | LI = HI = OV | - | 65 | 115 | - | 150 | μΑ | | Total HB Operating Current | Інво | f = 500kHz | - | 2.0 | 2.5 | - | 3 | mA | | HB to V <sub>SS</sub> Current, Quiescent | I <sub>HBS</sub> | LI = HI = 0V; V <sub>HB</sub> = V <sub>HS</sub> = 114V | - | 0.05 | 1.5 | - | 10 | μΑ | | HB to V <sub>SS</sub> Current, Operating | I <sub>HBSO</sub> | f = 500kHz; V <sub>HB</sub> = V <sub>HS</sub> = 114V | - | 1.2 | 1.5 | - | 1.6 | mA | | INPUT PINS | <u>'</u> | | <u>'</u> | | | 1 | | | | Low Level Input Voltage<br>Threshold | V <sub>IL</sub> | HIP2120 (CMOS) | 3.7 | 4.4 | - | 2.7 | - | V | | Low Level Input Voltage<br>Threshold | V <sub>IL</sub> | HIP2121 (3.3V/TTL) | 1.4 | 1.8 | - | 1.2 | - | V | | High Level Input Voltage<br>Threshold | V <sub>IH</sub> | HIP2120 (CMOS) | - | 6.54 | 7.93 | 5.3 | 8.2 | V | | High Level Input Voltage<br>Threshold | V <sub>IH</sub> | HIP2121 ((3.3V/TTL) | - | 1.8 | 2.2 | - | 2.4 | V | **Electrical Specifications** $V_{DD} = V_{HB} = 12V$ , $V_{SS} = V_{HS} = 0V$ , $R_{DT} = 0_K$ , PWM = 0V, No Load on LO or HO, Unless Otherwise Specified. Boldface limits apply over the operating temperature range, -40 °C to +125 °C. (Continued) | | | | T <sub>A</sub> = +25°C | | | T <sub>A</sub> = -40°C | | | |--------------------------------------|-------------------|--------------------------------------------------------------------------------|------------------------|------|-----|------------------------|--------------|--------------------| | PARAMETERS | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | MIN (Note 9) | MAX (Note 9) | UNITS | | Input Voltage Hysteresis | V <sub>IHYS</sub> | HIP2120 (CMOS) | - | 2.2 | - | - | - | V | | Input Pull-down Resistance | R <sub>I</sub> | | - | 210 | - | 100 | 500 | $\mathbf{k}\Omega$ | | UNDERVOLTAGE PROTECTION | | · | " | | I | 1 | | | | V <sub>DD</sub> Rising Threshold | $V_{DDR}$ | | 6.8 | 7.3 | 7.8 | 6.5 | 8.1 | V | | V <sub>DD</sub> Threshold Hysteresis | V <sub>DDH</sub> | | - | 0.6 | - | - | - | V | | HB Rising Threshold | V <sub>HBR</sub> | | 6.2 | 6.9 | 7.5 | 5.9 | 7.8 | V | | HB Threshold Hysteresis | V <sub>HBH</sub> | | - | 0.6 | - | - | - | V | | BOOTSTRAP DIODE | - | , | , | | | ı | ' | | | Low Current Forward Voltage | V <sub>DL</sub> | I <sub>VDD-HB</sub> = 100mA | - | 0.6 | 0.7 | - | 0.8 | V | | High Current Forward Voltage | V <sub>DH</sub> | I <sub>VDD-HB</sub> = 100mA | - | 0.7 | 0.9 | - | 1 | V | | Dynamic Resistance | R <sub>D</sub> | I <sub>VDD-HB</sub> = 100mA | - | 0.8 | 1 | - | 1.5 | Ω | | LO GATE DRIVER | - | | | • | | , | · | | | Low Level Output Voltage | V <sub>OLL</sub> | I <sub>LO</sub> = 100mA | - | 0.25 | 0.4 | - | 0.5 | V | | High Level Output Voltage | V <sub>OHL</sub> | I <sub>LO</sub> = -100mA, V <sub>OHL</sub> = V <sub>DD</sub> - V <sub>LO</sub> | - | 0.25 | 0.4 | - | 0.5 | V | | Peak Pull-Up Current | I <sub>OHL</sub> | V <sub>LO</sub> = 0V | - | 2 | - | - | - | Α | | Peak Pull-Down Current | I <sub>OLL</sub> | V <sub>LO</sub> = 12V | - | 2 | - | - | - | Α | | HO GATE DRIVER | - | | | | • | ! | <u>'</u> | | | Low Level Output Voltage | V <sub>OLH</sub> | I <sub>HO</sub> = 100mA | - | 0.25 | 0.4 | - | 0.5 | V | | High Level Output Voltage | V <sub>OHH</sub> | I <sub>HO</sub> = -100mA, V <sub>OHH</sub> = V <sub>HB</sub> - V <sub>HO</sub> | - | 0.25 | 0.4 | - | 0.5 | V | | Peak Pull-Up Current | Іонн | V <sub>HO</sub> = 0V | - | 2 | - | - | - | Α | | Peak Pull-Down Current | l <sub>OLH</sub> | V <sub>HO</sub> = 12V | - | 2 | - | - | - | Α | **Switching Specifications** $V_{DD} = V_{HB} = 12V$ , $V_{SS} = V_{HS} = 0V$ , RDT = $0k\Omega$ , No Load on LO or HO, Unless Otherwise Specified. **Boldface** limits apply over the operating temperature range, -40 °C to +125 °C. | | | | T <sub>J</sub> = +25°C | | | T <sub>J</sub> = -40°C to +125°C | | | |------------------------------------------------------------------|----------------------------------|--------------------------------------|------------------------|-------------|-----|----------------------------------|-----------------|-------| | PARAMETERS | SYMBOL | TEST<br>CONDITIONS | MIN | MIN TYPE MA | | MIN<br>(Note 9) | MAX<br>(Note 9) | UNITS | | HO Turn-Off Propagation Delay<br>PWM Falling to HO Falling | <sup>t</sup> PLH0 | | - | 32 | 50 | - | 60 | ns | | LO Turn-Off Propagation Delay<br>PWM Rising to LO Falling | t <sub>PLLO</sub> | | - | 32 | 50 | - | 60 | ns | | Minimum Dead-Time Delay (see Note 10)<br>HO Falling to LO Rising | t <sub>DTHLmin</sub> | R <sub>DT</sub> = 80k,<br>PWM 1 to 0 | 15 | 35 | 50 | 10 | 60 | ns | | Minimum Dead-Time Delay (see Note 10)<br>LO Falling to HO Rising | t <sub>DTLHmin</sub> | R <sub>DT</sub> = 80k<br>PWM 0 to 1 | 15 | 25 | 50 | 10 | 60 | ns | | Maximum Dead-Time Delay (see Note 10)<br>HO Falling to LO Rising | t <sub>DTHLmax</sub> | R <sub>DT</sub> = 8k,<br>PWM 1 to 0 | 150 | 220 | 300 | - | - | ns | | Maximum Dead-Time Delay (see Note 10)<br>LO Falling to HO Rising | <sup>t</sup> DTLHmax | R <sub>DT</sub> = 8k,<br>PWM 0 to 1 | 150 | 220 | 300 | - | - | ns | | Either Output Rise/Fall Time<br>(10% to 90%/90% to 10%) | t <sub>RC,</sub> t <sub>FC</sub> | C <sub>L</sub> = 1nF | - | 10 | - | - | - | ns | **Switching Specifications** $V_{DD} = V_{HB} = 12V$ , $V_{SS} = V_{HS} = 0V$ , RDT = $0k\Omega$ , No Load on LO or HO, Unless Otherwise Specified. **Boldface** limits apply over the operating temperature range, -40 °C to +125 °C. (Continued) | | | | T | j = +25° | С | T <sub>J</sub> = -40°C | | | |-----------------------------------------------------|--------------------------------|------------------------|-----|----------|-----|------------------------|-----------------|-------| | PARAMETERS | SYMBOL | TEST<br>CONDITIONS | MIN | TYPE | MAX | MIN<br>(Note 9) | MAX<br>(Note 9) | UNITS | | Either Output Rise/Fall Time<br>(3V to 9V/9V to 3V) | t <sub>R,</sub> t <sub>F</sub> | C <sub>L</sub> = 0.1mF | - | 0.5 | 0.6 | - | 0.8 | μs | | Bootstrap Diode Turn-On or Turn-Off Time | t <sub>BS</sub> | | - | 10 | - | - | - | ns | #### NOTES: - 9. Parameters with MIN and/or MAX limits are 100% tested at +25 °C, unless otherwise specified. Temperature limits are established by characterization and are not production tested. - 10. Dead-Time is defined as the period of time between the LO falling and HO rising or between HO falling and LO rising. ## **Timing Diagram** # **Typical Performance Curves** FIGURE 3. HIP2120 $I_{\mbox{\scriptsize DD}}$ OPERATING CURRENT vs FREQUENCY FIGURE 4. HIP2121 I<sub>DD</sub> OPERATING CURRENT vs FREQUENCY FIGURE 5. IHB OPERATING CURRENT VS FREQUENCY FIGURE 6. I<sub>HBS</sub> OPERATING CURRENT vs FREQUENCY FIGURE 7. HIGH LEVEL OUTPUT VOLTAGE vs TEMPERATURE FIGURE 8. LOW LEVEL OUTPUT VOLTAGE vs TEMPERATURE # **Typical Performance Curves** (Continued) FIGURE 9. UNDERVOLTAGE LOCKOUT THRESHOLD vs TEMPERATURE FIGURE 10. UNDERVOLTAGE LOCKOUT HYSTERESIS vs TEMPERATURE FIGURE 11. HIP2120 PROPAGATION DELAYS vs TEMPERATURE FIGURE 12. HIP2121 PROPAGATION DELAYS vs TEMPERATURE FIGURE 13. HIP2120 DELAY MATCHING vs TEMPERATURE FIGURE 14. HIP2121 DELAY MATCHING vs TEMPERATURE # **Typical Performance Curves** (Continued) FIGURE 15. PEAK PULL-UP CURRENT vs OUTPUT VOLTAGE FIGURE 17. HIP2120 QUIESCENT CURRENT vs VOLTAGE FIGURE 19. BOOTSTRAP DIODE I-V CHARACTERISTICS FIGURE 16. PEAK PULL-DOWN CURRENT vs OUTPUT VOLTAGE FIGURE 18. HIP2121 QUIESCENT CURRENT vs VOLTAGE FIGURE 20. $V_{\mbox{\scriptsize HS}}$ Voltage vs $V_{\mbox{\scriptsize DD}}$ Voltage ## **Functional Description** #### **Functional Overview** When connected to a half bridge, the output of the bridge on the HS node follows the PWM input. In other words, when the PWM input is high, the high-side bridge FET is turned on and the low-side FET is off. When the PWM input is low, the low-side bridge FET is turned on and the high-side is turned off. The enable pin (EN), when low, drives both outputs to a low state. When the PWM input transitions high or low, it is necessary to insure that both bridge FETS are not on at the same time to prevent shoot-through currents (break before make). The internal programmable timers delay the rising edge of either output resulting with both outputs being off before either of the bridge FETs is driven on. An $8k\Omega$ resistor connected between $R_{DT}$ and VSS results in a nominal dead time of 220ns. An $80k\Omega$ results with a minimum nominal dead time of 25ns. Resistors values less than 8k and greater than 80k are not recommended. The high-side driver bias is established by the boot capacitor connected between HB and HS. The charge on the boot capacitor is provided by the internal boot diode that is connected to VDD. The current path to charge the boot capacitor occurs when the low-side bridge FET is on. This charge current is limited in amplitude by the inherent resistance of the boot diode and by the drain-source voltage of the low-side FET. Assuming that the on time of the low-side FET is sufficiently long to fully charge the boot capacitor, the boot voltage will charge very close to VDD (less the boot diode drop and the low-side FET on voltage). When the PWM input transitions high, the high-side bridge FET is driven on after the dead time. Because the HS node is connected to the source of the high-side FET, the HS node will rise almost to the level of the bridge voltage (less the conduction voltage across the bridge FET). Because the boot capacitor voltage is referenced to the source voltage of the high-side FET, the HB node is $\mbox{V}_{\mbox{DD}}$ volts above the HS node and the boot diode is reversed biased. Because the high-side driver circuit is referenced to the HS node, the HO output is now approximately VHB + VBRIDGE above ground. During the low to high transition of the HS node, the boot capacitor sources the necessary gate charge to fully enhance the high-side bridge FET gate. After the gate is fully charged, the boot capacitor no longer sources the charge to the gate but continues to provide bias current to the high-side driver. It is clear that the charge of the boot capacitor must be substantially larger than the required charge of the high-side FET and high-side driver otherwise the boot voltage will sag excessively. If the boot capacitor value is too small for the required maximum of on-time of the high-side FET, the high-side UV lockout may engage resulting with an unexpected operation. ## **Application Information** #### **Selecting the Boot Capacitor Value** The boot capacitor value is chosen not only to supply the internal bias current of the high-side driver but also, and more significantly, to provide the gate charge of the driven FET without causing the boot voltage to sag excessively. In practice, the boot capacitor should have a total charge that is about 20 times the 11 gate charge of the driven power FET for approximately a 5% drop in voltage after the charge has been transferred from the boot capacitor to the gate capacitance. The following parameters are required to calculate the value of the boot capacitor for a specific amount of voltage droop. In this example, the values used are arbitrary. They should be changed to comply with the actual application. $V_{DD} = 10V$ V<sub>DD</sub> can be any value between 7 and 14VDC $V_{HB} = V_{DD} - 0.6V$ High side driver bias voltage (VDD - boot diode $= V_{HO}$ voltage) referenced to V<sub>HS</sub> Period = 1ms This is the longest expected switching period $I_{HB} = 100 \mu A$ Worst case high side driver current when (this value is specified for $V_{DD} = 12V$ but the error is not significant) $R_{GS} = 100k\Omega$ Gate-source resistor (usually not needed) Ripple= 5% Desired ripple voltage on the boot cap (larger ripple is not recommended) $I_{gate\_leak} = 100nA$ From the FET vendor's datasheet From Figure 21 FIGURE 21. TYPICAL GATE CHARGE OF A POWER FET The following equations calculate the total charge required for the Period. This equation assumes that all of the parameters are constant during the period duration. The error is insignificant if the ripple is small. $$\begin{aligned} &Q_{c} = Q_{gate80V} + Period \ x \ (I_{HB} + V_{HO}/R_{GS} + I_{gate\_leak}) \\ &C_{boot} = Q_{c}/(Ripple * VDD) \\ &C_{boot} = 0.52 \mu F \end{aligned}$$ If the gate to source resistor is removed ( $R_{GS}$ is usually not needed or recommended), then: $C_{boot} = 0.33 \mu F$ Qgate80V = 64nC FN7668.0 December 23, 2011 FIGURE 22. TYPICAL HALF BRIDGE APPLICATION ## **Typical Application Circuit** Figure 22 is an example of how the HIP2120/21 can be configured for a half bridge power supply application. Depending on the application, the switching speed of the bridge FETs can be reduced by adding series connected resistors between the xHO outputs and the FET gates. Gate-Source resistors are recommended on the low-side FETs to prevent unexpected turn-on of the bridge should the bridge voltage be applied before VDD. Gate-source resistors on the high-side FETs are not usually required if low-side gate-source resistors are used. If relatively small gate-source resistors are used on the high-side FETs, be aware that they will load the boot capacitor, which will then require a larger value for the boot capacitor. #### **Transients on HS Node** An important operating condition that is frequently overlooked by designers is the negative transient on the xHS pins that occurs when the high side bridge FET turns off. The Absolute Maximum transient allowed on the xHS pin is -6V but it is wise to minimize the amplitude to lower levels. This transient is the result of the parasitic inductance of the low-side drain-source conductor on the PCB. Even the parasitic inductance of the low-side FET contributes to this transient. When the high-side bridge FET turns off (see Figure 23), because of the inductive characteristics the load, the current that was flowing in the high-side FET (blue) must rapidly commutate to flow through the low-side FET (red). The amplitude of the negative transient impressed on the xHS node is $(di/dt \ x \ L)$ where L is the total parasitic inductance of the low-side FET drain-source path and di/dt is the rate at which the high-side FET is turned off. With the increasing power levels of power supplies and motor, clamping this transient become more and more significant for the proper operation of the HIP2120/21. FIGURE 23. PARASITIC INDUCTANCE CAUSES TRANSIENTS ON HS NODE There are several ways of reducing the amplitude of this transient. If the bridge FETs are turned off more slowly to reduce di/dt, the amplitude will be reduced but at the expense of more switching losses in the FETs. Careful PCB design will also reduce the value of the parasitic inductance. However, these two solutions by themselves may not be sufficient. Figure 19 illustrates a simple method for clamping the negative transient. A fast PN junction, 1A diode is connected between xHS and VSS as shown. It is important that this diode be placed as close as possible to the xHS and VSS pins to minimize the parasitic inductance of this current path. Because this clamping diode is essentially in parallel with the body diode of the low-side FET, a small value resistor is necessary to limit current when the body diode of the low-side bridge FET is conducting during the dead time. Please note that a similar transient with a positive polarity occurs when the low-side FET turns off. This is less frequently a problem because xHS node is floating up toward the bridge bias voltage. The Absolute Max voltage rating for the xHS node does need to be observed when the positive transient occurs. #### **Power Dissipation** The dissipation of the HIP2120/21 is dominated by the gate charge required by the driven bridge FETs and the switching frequency. The internal bias and boot diode also contribute to the total dissipation but these losses are usually insignificant compared to the gate charge losses. The calculation of the power dissipation of the HIP2120/21 is very simple. #### **GATE POWER (FOR THE HO AND LO OUTPUTS)** $P_{gate} = 4 \times Q_{gate} \times Freq \times VDD$ where $\mathbf{Q}_{\mbox{\scriptsize gate}}$ is the charge of the driven bridge FET at VDD, and Freq is the switching frequency. #### **BOOT DIODE DISSIPATION** $I_{diode\_avg} = Q_{gate} x Freq$ $P_{diode} = I_{diode\_avg} \times 0.6V$ where 0.6V is the diode conduction voltage #### **BIAS CURRENT** $P_{bias} = I_{bias} \times VDD$ where $I_{bias}$ is the internal bias current of the HIP2120/21 at the switching frequency #### **TOTAL POWER DISSIPATION** P<sub>total</sub> = P<sub>gate</sub> + P<sub>diode</sub> + P<sub>bias</sub> #### **OPERATING TEMPERATURES** $$T_i = P_{total} \times \theta_{JA} + T_{amb}$$ where $T_j$ is the junction temperature at the operating air temperature, $T_{amb}$ , in the vicinity of the part. $$T_i = P_{total} \times \theta_{JC} + T_{PCB}$$ where $T_j$ is the junction temperature with the operating temperature of the PCB, $T_{PCB}$ , measured where the EPAD is soldered. ## **PC Board Layout** The AC performance of the HIP2120/21 depends significantly on the design of the PC board. The following layout design guidelines are recommended to achieve optimum performance from the HIP2120/21: Understand well how power currents flow. The high amplitude di/dt currents of the bridge FETs will induce significant voltage transients on the associated traces. - Keep power loops as short as possible by paralleling the source and return traces. - Use planes where practical; they're usually more effective than parallel traces. - · Planes can also be non-grounded nodes. - Avoid paralleling high di/dt traces with low level signal lines. High di/dt will induce currents in the low level signal lines. - When practical, minimize impedances in low level signal circuits; the noise, magnetically induced on a 10k resistor, is 10x larger than the noise on a 1k resistor. - Be aware of magnetic fields emanating from transformers and inductors. Core gaps in these structures are especially bad for emitting flux. - If you must have traces close to magnetic devices, align the traces so that they are parallel to the flux lines. - The use of low inductance components such as chip resistors and chip capacitors is recommended. - Use decoupling capacitors to reduce the influence of parasitic inductors. To be effective, these capacitors must also have the shortest possible lead lengths. If vias are used, connect several paralleled vias to reduce the inductance of the vias. - It may be necessary to add resistance to dampen resonating parasitic circuits. The most likely circuit will be the HO and LO outputs. In PCB designs with long leads on the LI and HI inputs, it may also be necessary to add series resistors with the LI and HI inputs. - Keep high dv/dt nodes away from low level circuits. Guard banding can be used to shunt away dv/dt injected currents from sensitive circuits. This is especially true for the PWM control circuits. - Avoid having a signal ground plane under a high dv/dt circuit. This will inject high di/dt currents into the signal ground paths. - Do power dissipation and voltage drop calculations of the power traces. Most PCB/CAD programs have built in tools for calculation of trace resistance. - Large power components (Power FETs, Electrolytic capacitors, power resistors, etc.) will have internal parasitic inductance, which cannot be eliminated. This must be accounted for in the PCB layout and circuit design. - If you simulate your circuits, consider including parasitic components. ## **EPAD Design Considerations** The thermal pad of the HIP2120/21 is electrically isolated. It's primary function is to provide heat sinking for the IC. It is recommended to tie the EPAD to $V_{SS}$ (GND). Figure 24 is an example of how to use vias to remove heat from the IC substrate. FIGURE 24. TYPICAL PCB PATTERN FOR THERMAL VIAS Depending on the amount of power dissipated by the HIP2120/21, it may be necessary, to connect the EPAD to one or more ground plane layers. A via array, within the area of the EPAD, will conduct heat from the EPAD to the gnd plane on the bottom layer. If inner PCB layers are available, it is also be desireable to connect these additional layers with the plated-through vias. The number of vias and the size of the GND planes required for adequate heatsinking is determined by the power dissipated by the HIP2120/21, the air flow, and the maximum temperature of the air around the IC. It is important that the vias have a low thermal resistance for efficient heat transfer. Do not use "thermal relief" patterns to connect the vias ## **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision. | DATE | REVISION | CHANGE | |-------------------|----------|-----------------| | December 23, 2011 | FN7668.0 | Initial Release | #### **Products** Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to <a href="https://www.intersil.com/products">www.intersil.com/products</a> for a complete list of Intersil product families. For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: <u>HIP2120</u>, <u>HIP2121</u> To report errors or suggestions for this datasheet, please go to: www.intersil.com/askourstaff FITs are available from our website at: <a href="http://rel.intersil.com/reports/search.php">http://rel.intersil.com/reports/search.php</a> For additional products, see <a href="www.intersil.com/product-tree">www.intersil.com/product-tree</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a> intersil ## **Package Outline Drawing** # L9.4x4 9 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE Rev 1, 1/10 #### NOTES: - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994. - 3. Unless otherwise specified, tolerance: Decimal ± 0.05 4 E-Pad is offset from center. - 5. Tiebar (if present) is a non-functional feature. - The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. ## **Package Outline Drawing** (3.80) (8X 0.8) # L10.4x4 10 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE Rev 1, 1/08 NOTES: (10X 0.30) - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994. DETAIL "X" - 3. Unless otherwise specified, tolerance : Decimal $\pm$ 0.05 - 4. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - 5. Tiebar shown (if present) is a non-functional feature. - The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. TYPICAL RECOMMENDED LAND PATTERN