## 256 Channel Voice Echo Canceller **Data Sheet** January 2006 #### **Features** - ZL38070 has eight Echo Voice Processors in a single BGA package. This single device provides 256 channels of 64 msec echo cancellation or 128 channels at 128 msec echo cancellation - Each Echo Voice Processor has the capability of cancelling echo over 32 channels - Each Echo Voice Processor (EVP) shares the address bus and data bus with each other - Fully compliant to ITU-T G.165, G.168 (2000) and (2002) specifications - Passed all AT&T voice quality tests for carrier grade echo canceller - Sub 50 ms initial convergence times under many typical network conditions - · Unparalleled in-system tunability - The ZL38070 provides more than 58% board space savings when compared with eight individually packaged Echo Voice Processor devices - Each EVP has a Patented Advanced Non-Linear Processor with high quality subjective performance - Each EVP has protection against narrow band signal divergence and instability in high echo environments #### **Ordering Information** ZL38070GBG 535 Ball BGA Trays, Bake & Drypack ZL38070GBG2 535 Ball BGA\*\* Trays, Bake & Drypack \*\*Pb Free Tin/Silver/Copper -40°C to +85°C - Each EVP can be programmed independently in any mode e.g., Back-to-Back or Extended Delay to provide capability of cancelling different echo tails - Each EVP has +9 to -12 dB level adjusters at all signal ports (Rin, Sin, Sout and Rout) - Parallel controller interface compatible with Motorola microcontrollers ## **Applications** - · Voice over IP network gateways - Voice over ATM, Frame Relay - T1/E1/J1 multichannel echo cancellation - Wireless base stations - Echo Canceller pools - DCME, satellite and multiplexer system Figure 1 - ZL38070 Device Overview ## **Description** The ZL38070 Voice Echo Canceller implements a cost effective solution for telephony voice-band echo cancellation conforming to ITU-T G.168 requirements. The ZL38070 architecture contains 128 groups of two echo cancellers (ECA and ECB) which can be configured to provide two channels of 64 milliseconds or one channel of 128 milliseconds echo cancellation. This provides 256 channels of 64 milliseconds to 128 channels of 128 milliseconds echo cancellation or any combination of the two configurations. The ZL38070 supports ITU-T G.165 and G.164 tone disable requirements. Figure 2 - Single Echo Voice Processor (EVP) Overview # **Table of Contents** | 1.0 Single Echo Voice Processor (EVP) Description | 12 | |---------------------------------------------------|----| | 1.1 Adaptive Filter | 13 | | 1.2 Double-Talk Detector | 14 | | 1.3 Path Change Detector | | | 1.4 Non-Linear Processor (NLP) | | | 1.5 Disable Tone Detector | 16 | | 1.6 Instability Detector | | | 1.7 Narrow Band Signal Detector (NBSD) | | | 1.8 Offset Null Filter | | | 1.9 Adjustable Level Pads | | | 2.0 EVP Configuration | | | 2.1 Normal Configuration | | | 2.2 Back-to-Back Configuration | | | 2.3 Extended Delay Configuration | 19 | | 3.0 Echo Canceller Functional States | 19 | | 3.1 Mute | 19 | | 3.2 Bypass | | | 3.3 Disable Adaptation | | | 3.4 Enable Adaptation | 20 | | 4.0 Echo Voice Processor (EVP) Throughput Delay | 20 | | 5.0 Serial PCM I/O channels | 20 | | 5.1 Serial Data Interface Timing | | | 6.0 Memory Mapped Control and Status registers | | | 6.1 Normal Configuration. | | | 6.2 Extended Delay Configuration | | | 6.3 Back-to-Back Configuration | | | 6.4 Power Up Sequence | | | 6.5 Power Management | 26 | | 6.6 Call Initialization | 26 | | 6.7 Interrupts | 26 | | 7.0 JTAG Support | 27 | | 7.1 Test Access Port (TAP) | | | 7.2 Instruction Register | 27 | | 7.3 Test Data Registers | 27 | | 8.0 EVP Register Description | 28 | ## ZL38070 # **List of Figures** | Figure 1 - ZL38070 Device Overview | 1 | |---------------------------------------------------------------------------------|----| | Figure 2 - Single Echo Voice Processor (EVP) Overview | 2 | | Figure 3 - 535 Ball BGA Ball Grid Array | 7 | | Figure 4 - Functional Block Diagram of an Echo Canceller | 13 | | Figure 5 - Sample G.168 Test 2A Convergence Result | 14 | | Figure 6 - Disable Tone Detection | 16 | | Figure 7 - Normal Device Configuration (64 ms) | 18 | | Figure 9 - Extended Delay Configuration (128 ms) | 19 | | Figure 10 - ST-BUS and GCI Interface Channel Assignment for 2 Mb/s Data Streams | 21 | | Figure 11 - Memory Mapping | 23 | | Figure 12 - Power Up Sequence Flow Diagram | 25 | | Figure 13 - The MU Profile | 30 | | Figure 14 - ST-BUS Timing at 2.048 Mb/s | 47 | | Figure 15 - GCI Interface Timing at 2.048 Mb/s | 48 | | Figure 16 - Output Driver Enable (ODE) | 48 | | Figure 17 - Master Clock | 48 | | Figure 18 - Motorola Non-Multiplexed Bus Timing | 49 | ZL38070 ## **List of Tables** | Fable 1 - Quiet PCM Code Assignment | 19 | |----------------------------------------------------------------------|----| | Fable 2 - Memory Page Selection | 21 | | Fable 3 - Group and Channel Allocation | 22 | | Table 4 - Memory Mapping of Per Channel Control and Status Registers | 24 | ## Features of Echo Voice Processor (EVP) - Independent multiple channels of echo cancellation; from 32 channels of 64 ms to 16 channels of 128 ms with the ability to mix channels at 128 ms or 64 ms in any combination - Fully compliant to ITU-T G.165, G.168 (2000) and (2002) specifications - Passed all AT&T voice quality tests for carrier grade echo canceller systems - · Unparalleled in-system tunability - Sub 50 ms initial convergence times (G.168 Test 2A, Hybrid 5, 40 ms delay, ERL=24 dB, Lrin=0 dBm0) - Fast reconvergence on echo path changes - · Patented Advanced Non-Linear Processor with high quality subjective performance - · Superior noise matching algorithm - PCM coding, μ/A-Law ITU-T G.711 or sign magnitude - Per channel Fax/Modem G.164 2100 Hz or G.165 2100 Hz phase reversal Tone Disable - · Per channel echo canceller parameters control - · Transparent data transfer and mute - · Protection against narrow band signal divergence and instability in high echo environments - +9 dB to -12 dB level adjusters (3 dB steps) at all signal ports - · Offset nulling of all PCM channels - · Independent Power Down mode for each group of 2 channels for power management - · Compatible to ST-BUS and GCI interface at 2 Mbps serial PCM - 3.3 V pads and 1.8 V Logic core operation with 5 V tolerant inputs - IEEE-1149.1 (JTAG) Test Access Port Figure 3 - 535 Ball BGA Ball Grid Array ## **Pin Description** | Signal<br>Name | Signal<br>Type | BGA Ball # | Signal<br>Description | |----------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------| | V <sub>DD1</sub> = 3.3V<br>(V <sub>DD_IO</sub> ) | Power | 4,AF17,AF18,AF19,AF24,AF6,AF7,AF8,AG24,AH | Positive Power<br>Supply. Nominally<br>3.3 volt (I/O<br>voltage). | | V <sub>DD2</sub> = 1.8V<br>(V <sub>DD_Core</sub> ) | Power | AA26,AA28,AA3,AA5,AB26,AB28,AB3,AB5,AF11,<br>AF20,AG10,AG21,AG22,AH10,AH11,AH22,AJ15,<br>AJ16,AJ9,AK9,C10,C11,C22,C23,C9,D10,D23,D9,<br>E11,E20,E21,E22,J26,J27,J4,J5,K26,K27,K3,K5,<br>L26,L27,L3,L5,Y26, Y27,Y3,Y5 | Positive Power<br>Supply. Nominally<br>1.8 volt (Core<br>voltage). | | VSS | Power | A29,A30,AF5,AG15,AG16,AG26,AG27,AG4,<br>AH15,AH16,AH21,AH28,AH3,AJ2,AJ21,AJ29,<br>AK1,AK30,B1,B15,B16,B2,B29,C15,C16,C28,C3,<br>D15,D16,D27,D4,E26,E5,N13,N14,N15,N16,N17,<br>N18,P13,P14,P15,P16,P17,P18,R13,R14,R15,<br>R16,R17,R18,R2,R27,R28,R29,R3,R4,T13,T14,<br>T15,T16,T17,T18,T2,T27,T28,T29,T3,T4,U13,U14,<br>U15, U16,U17,U18,V13,V14,V15,V16, V17,V18 | Ground | | | | TEST PINS | | | TE1, TE2,<br>TE3, TE4,<br>TE5, TE6,<br>TE7, TE8 | Test Mode<br>Pins | M4,AK26,M3,AJ4,AK4,AK25,K30,N28 | Internal Connection. Connected to VSS for normal operation. | | OUTPUT<br>TEST PINS | Test<br>pins | D8,P28,C12,AK10,AH12,AD29,H28,J29,AC28,<br>D12,P29,E9,AJ11,AK11,AD30,G28,H29,AB27,A3,<br>P2,A2,Y1,AA1,AJ17,C20,B21,AK17,B3,P1,D3,<br>AA2,AB1,AK18,B22,D21,AJ18,C2,R1,E3,AB2,<br>AB4,AH18,D19,A22,AK19,D2,T1,E4,AC1,AC2,<br>AG18,A21,B20,AJ19,C1,U1,F4,AC4,AD1,AK20,<br>C19,A20,AH19,F3,U2,E2,AC3,AD2,AK21,B19,<br>A19,AG19,E10,P30,B12,AJ12,AG13,AC29,J30,<br>G29,AC30,A11,N30,D11,AH13,AK12,AB29,H30,<br>G30,AB30,A10,N27,B11,AJ13,AG14,AA27,F29,<br>F30,AA29,A9,A14,B10,AG11,AG12,Y28,E29,E28,<br>AA30,A8,A13,B9,AJ10,AF10,Y29,D29,E30,Y30,<br>C8,B14,B8,AG9,AH9,W28,D26,D28,W29,C4,<br>E12,C5,AA4,Y4,R30,A23,B23,T30,B4,P3,A4,Y2,W<br>1,AG17,D20,C21,AH17 | No connection. These pins must be left open for normal operation. | | INPUT TEST<br>PINS | SC_EN, SC_FCLK,<br>SC_IN, SC_M_MCLK,<br>SC_RESET,<br>SC_SET, SC_T_MCLK, | A27,D5,A25,A26,A24,B24,A28 | Internal Connection. Connected to VSS for normal operation. | ## Pin Description (continued) | Signal | Signal | BGA Ball # | Signal | |--------------------|--------------|------------|-------------------------------------------------------------| | Name | Type | | Description | | THalt<br>and TStep | Halt<br>Step | · | Internal Connection. Connected to VSS for normal operation. | | Signal Name | Signal<br>Type | BGA Ball # | Signal Description | |--------------------------------------------------------------------------------|-----------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | User Sign | al Pins | | D0, D1, D2, D3, D4, D5,<br>D6, D7 | User<br>Signals | AK7,AJ8,AK8,<br>AJ27,AK29,AJ28,<br>AH27, AJ30 | <b>Data Bus D0 to D7 (Bidirectional).</b> These pins form the 8-bit bidirectional data bus of the microprocessor port. They are connected to all the EVP's. | | A0,A1,A2,A3,A4,A5,<br>A6,A7, A8, A9,<br>A10,A11,A12 | User<br>Signals | AG28,AH29,<br>AH30,AG29,AF28,<br>AG30,AE28,AF29,<br>AE29,AF30,AD27,<br>AE30,AD28 | Address A0 to A12 (Input). These inputs provide the A12 - A0 address lines to the internal registers. They are connected to all the EVP's. | | <u>CS</u> 1, <u>CS</u> 2, <u>CS3,</u><br>CS <u>4, CS5, CS6,</u><br>CS7, CS8 | User<br>Signals | R5,L28,T5,AF15,<br>AF16,E16,T26,<br>R26 | Chip Select (Input). These active low inputs are used enable the microprocessor interface of each EVP. | | RESET 1 RESET 2,<br>RESET 3, RESET 4,<br>RESET 5, RESET 6,<br>RESET 7, RESET 8 | User<br>Signals | M2,AH23,M1,AH5,<br>AJ5,AJ23,N29,M30 | EVP Reset (Schmitt Trigger Input). An active low resets the device and puts the Voice Processor into a low-power stand-by mode. When the RESET pin is returned to logic high and a clock is applied to the MCLK pin, the EVP will automatically execute initialization routines, which preset all the Control and Status Registers to their default power-up values. Each reset pin controls a single processor. A user can connect all of them together if required. | | Rin1,Rin2,Rin3,<br>Rin4,Rin5,Rin6,<br>Rin7,Rin8 | User<br>Signals | C6,V27,B5,AG5,<br>AH6,U28,B27,B28 | Receive PCM Signal Inputs (Input). Port 1 TDM data input streams. Each Rin pin receives serial TDM data streams at 2.048 Mb/s with 32 channels per stream. | | Sin1,Sin2,Sin3,Sin4,<br>Sin5,Sin6,Sin7,Sin8 | User<br>Signals | C7,U30,B6,AG7,<br>AG6,U29,B30,C27 | Send PCM Signal Inputs (Input). Port 2 TDM data input streams. Each Sin pin receives serial TDM data streams at 2.048 Mb/s with 32 channels per stream. | | Rout1,Rout2,Rout3,<br>Rout4,Rout5,Rout6,<br>Rout7,Rout8, | User<br>Signals | A5,V30,A6,AH7,<br>AG8,V28,C26,C30 | Receive PCM Signal Outputs (Output). Port 2 TDM data output streams. Each Rout pin outputs serial TDM data streams at 2.048 Mb/s with 32 channels per stream. | | Sout1,Sout2,Sout3,<br>Sout4,Sout5,Sout6,<br>Sout7,Sout8 | User<br>Signals | B7,W27,A7,AH8,<br>AF9,W30,C29,D30 | Send PCM Signal Outputs (Output). Port 1 TDM data output streams. Each Sout pin outputs serial TDM data streams at 2.048 Mb/s with 32 channels per stream. | | Signal Name | Signal<br>Type | BGA Ball # | Signal Description | | |---------------------------------------------------------------|-----------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | DS | User<br>Signal | K29 | <b>Data Strobe (Input).</b> This active low input works in conjunction with $\overline{CS}$ to enable the read and write operations. This signal is connected to all processors. | | | R/W | User<br>Signal | M29 | Read/Write (Input). This input controls the direction of the data bus lines (D7-D0) during a microprocessor access. This signal is connected to all processors. | | | DTA1, DTA2, DTA3,<br>DTA4, DTA5, DTA6,<br>DTA7, DTA8 | User<br>Signals | N2,AK28,N1,AK6,<br>AJ7,AK27,M28,<br>M27 | Data Transfer Acknowledgment (Open Drain Output). These active low outputs indicate that a data bus transfer is completed. A pull-up resistor (1 K typical) is required at these outputs. | | | ODE | User<br>Signal | V29 | Output Drive Enable (Input). This input pin is logically AND'd with the ODE bit-6 of the Main Contro Register. When both ODE bit and ODE input pin are high, the Rout and Sout ST-BUS outputs are enabled When the ODE bit is low or the ODE input pin is low, the Rout and Sout ST-BUS outputs are high impedance. This signal is connected to all processors | | | F0i | User<br>Signal | B26 | Frame Pulse (Input). This input accepts and automatically identifies frame synchronization signals formatted according to ST-BUS or GCI interface specifications. This signal is connected to all processors. | | | C4i | User<br>Signal | B25 | Serial Clock (Input). 4.096 MHz serial clock for shifting data in/out on the serial streams (Rin, Sin, Rout, Sout). This signal is connected to all processors | | | Fsel | User<br>Signal | A15 | Frequency select (Input). This input selects the Master Clock frequency operation. When Fsel pin is low, nominal 20 MHz Master Clock input must be applied. When Fsel pin is high, nominal 10 MHz Master Clock input must be applied. This signal is connected to all processors. | | | MCLK | User<br>Signal | A16 | Master Clock (Input). Nominal 10 MHz or 20 MHz Master Clock input. May be connected to an asynchronous (relative to frame signal) clock source. This signal is connected to all processors. | | | IRQ1, IRQ2, IRQ3,<br>IRQ <u>4, IRQ5, I</u> RQ6,<br>IRQ7, IRQ8 | User<br>Signals | N4,AJ26,N3,AK5,<br>AJ6,AG23,L30,L29 | Interrupt Request (Open Drain Output). These outputs go low when an interrupt occurs in any channel. Each IRQ returns high when all the interrupts have been read from the Interrupt FIFO Register of respective EVP. A pull-up resistor (1 K typical) is required at these outputs. | | | Extra Device Pins | - | W3,E15,V4,AK16,<br>AK15,AK14,D13,<br>C13,V3,A12,B13,<br>AK13,AH14,U3,V2,<br>AJ14 | <b>No connection.</b> The ball pins must be left open for normal operation. | | | Signal Name | Signal<br>Type | BGA Ball # Signal Description | | | |------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | JTAG Sign | al Pins | | | TMS | JTAG<br>Signal | K2 | <b>Test Mode Select (3.3 V Input).</b> JTAG signal that controls the state transitions of the TAP controller. This pin is pulled high by an internal pull-up when not driven. This signal is connected to all processors. See DC Electrical Characteristics, Note 1 on page 45. | | | тск | JTAG<br>Signal | D6 | <b>Test Clock (3.3 V Input).</b> Provides the clock to the JTAG test logic. This signal is connected to all processors. | | | TRST | JTAG<br>Signal | D7 | Test Reset (3.3 V Input). Asynchronously initializes the JTAG TAP controller by putting it in the Test-Logic Reset state. This pin should be pulsed low on power-up or held low, to ensure that all the EVP's are in the normal functional mode. This pin is pulled by an internal pull-down when not driven. This signal is connected to all EVP's. See DC Electrical Characteristics, Note 1 on page 45. | | | TDI1,TDI2,TDI3,TDI4,<br>TDI5,TDI6,TDI7,TDI8 | JTAG<br>Signals | K1,AK23,L2,AK2,<br>AJ3,AH20,F27,H27 | <b>Test Serial Data In (3.3 V Input).</b> JTAG serial test instructions and data are shifted in on these pins. These pins are pulled high by an internal pull-up when not driven. | | | TDO1,TDO2,TDO3,<br>TDO4,TDO5,TDO6<br>TDO7,TDO8 | JTAG<br>Signals | L1,AJ22,L4,AH4,<br>AK3,AK24,J28,K28 | | | | | | PLL Signa | al Pins | | | PLLV <sub>DD2</sub> = 1.8V | PLL<br>Power | H3,V1,H4,AE3,<br>AG2,AE26,D22,<br>C24, AE27 | <b>PLL Power Supply.</b> Must be connected to PLLV <sub>DD2</sub> = 1.8 V. | | | PLLV <sub>SS1</sub><br>PLLV <sub>SS2</sub> | PLL<br>Power | J3,W2,H2,AF4,<br>AF3,AF27,D24,<br>C25,AF26,H1,W4,<br>J2, AH1,AG3,AF22,<br>D25,E27,AF21 | PLL Ground. Must be connected to VSS. | | | T1M1, T1M2, T1M3,<br>T1M4, T1M5, T1M6,<br>T1M7, T1M8 | PLL Test<br>Signals | D1,AH26,E1,AE1,<br>AD4,AK22,D18,<br>C18 | Internal Connection. Connected to VSS for normal operation. | | | T2M1, T2M2, T2M3,<br>T2M4, T2M5, T2M6,<br>T2M7, T2M8 | PLL Test<br>Signals | F2,AG25,G3,AF1,<br>AD3,AF25,B18,A18 | Internal Connection. Connected to VSS for normal operation. | | | SG1, SG2, SG3, SG4,<br>SG5, SG6, SG7, SG8 | PLL Test<br>Signals | G4,AJ25,F1,AE2,<br>AG1,<br>AH25,B17,C17 | Internal Connection. Connected to VSS for normal operation. | | | Signal Name | Signal<br>Type | BGA Ball # | Signal Description | |-------------------------------------------|---------------------|-----------------------------------------|--------------------------------------------------------------------------| | DT1, DT2, DT3, DT4,<br>DT5, DT6, DT7, DT8 | PLL Test<br>Signals | | <b>No connection.</b> These pins must be left open for normal operation. | | AT1, AT2, AT3, AT4,<br>AT5, AT6, AT7, AT8 | PLL Test<br>Signals | K4,AJ20,J1,<br>AH2,AJ1,AG20,<br>F28,F26 | No connection. These pins must be left open for normal operation. | ## 1.0 Single Echo Voice Processor (EVP) Description The following description applies to a single EVP (Echo Voice Processor). Note that the ZL38070 contains eight EVP's. Each single Echo Voice Processor (EVP) contains 32 echo cancellers divided into 16 groups. Each group has two echo cancellers, Echo Canceller A (ECA) and Echo Canceller B (ECB). Each group can be configured in Normal, Extended Delay or Back-to-Back configurations. In **Normal configuration**, a group of echo cancellers provides two channels of 64 ms echo cancellation, which run independently on different channels. In **Extended Delay** configuration, a group of echo cancellers achieves 128 ms of echo cancellation by cascading the two echo cancellers (A & B). In **Back-to-Back** configuration, the two echo cancellers from the same group are positioned to cancel echo coming from both directions in a single channel, providing full-duplex 64 ms echo cancellation. Each Echo Voice Processor contains the following main elements (see Figure 4). - Adaptive Filter for estimating the echo channel - · Subtractor for cancelling the echo - · Double-Talk detector for disabling the filter adaptation during periods of double-talk - Path Change detector for fast reconvergence on major echo path changes - Instability Detector to combat instability in very low ERL environments - · Patented Advanced Non-Linear Processor for suppression of residual echo, with comfort noise injection - Disable Tone Detectors for detecting valid disable tones at send and receive path inputs - · Narrow-Band Detector for preventing Adaptive Filter divergence from narrow-band signals - Offset Null filters for removing the DC component in PCM channels - +9 to -12 dB level adjusters at all signal ports - PCM encoder/decoder compatible with μ/A-Law ITU-T G.711 or Sign-Magnitude coding - Each echo canceller in the EVP has four functional states: Mute, Bypass, Disable Adaptation and Enable Adaptation. These are explained in section 3.0, "Echo Canceller Functional States" on page 19. Figure 4 - Functional Block Diagram of an Echo Canceller ## 1.1 Adaptive Filter The adaptive filter adapts to the echo path and generates an estimate of the echo signal. This echo estimate is then subtracted from Sin. For each group of echo cancellers, the Adaptive Filter is a 1024 tap FIR adaptive filter which is divided into two sections. Each section contains 512 taps providing 64 ms of echo estimation. In **Normal configuration**, the first section is dedicated to channel A and the second section to channel B. In **Extended Delay configuration**, both sections are cascaded to provide 128 ms of echo estimation in channel A. In **Back-to-Back configuration**, the first section is used in the receive direction and the second section is used in the transmit direction for the same channel. The ZL38070 offers industry leading convergence speeds, both in initial convergence and reconvergence. A sample test result from G.168-2002 Test 2A can be seen in Figure 5. This test result demonstrates one of the many conditions where the Zarlink device offer sub 50 ms initial convergence times (G.168 Test 2A, Hybrid 5, 40 ms delay, ERL=24 dB, Lrin=0 dBm0). Full G.168 test results across all hybrids and test conditions are available upon request. Figure 5 - Sample G.168 Test 2A Convergence Result #### 1.2 Double-Talk Detector Double-Talk is defined as those periods of time when signal energy is present in both directions simultaneously. When this happens, it is necessary to disable the filter adaptation to prevent divergence of the Adaptive Filter coefficients. Note that when double-talk is detected, the adaptation process is halted but the echo canceller continues to cancel echo using the previous converged echo profile. A double-talk condition exists whenever the relative signal levels of Rin (Lrin) and Sin (Lsin) meet the following condition: $$Lsin > Lrin + 20log_{10}(DTDT)$$ where DTDT is the Double-Talk Detection Threshold. Lsin and Lrin are signal levels expressed in dBm0. A different method is used when it is uncertain whether Sin consists of a low level double-talk signal or an echo return. During these periods, the adaptation process is slowed down but it is not halted. The slow convergence speed is set using the Slow sub-register in Control Register 4. During slow convergence, the adaptation speed is reduced by a factor of 2<sup>Slow</sup> relative to normal convergence for non-zero values of Slow. If Slow equals zero, adaptation is halted completely. In the G.168 standard, the echo return loss is expected to be at least 6 dB. This implies that the Double-Talk Detector Threshold (DTDT) should be set to 0.5 (-6 dB). However, in order to achieve additional guardband, the DTDT is set internally to 0.5625 (-5 dB). In some applications the return loss can be higher or lower than 6 dB. The EVP allows the user to change the detection threshold to suit each application's need. This threshold can be set by writing the desired threshold value into the DTDT register. The DTDT register is 16 bits wide. The register value in hexadecimal can be calculated with the following equation: $$DTDT_{(hex)} = hex(DTDT_{(dec)} * 32768)$$ where $0 < DTDT_{(dec)} < 1$ Example: For DTDT = 0.5625 (-5 dB), the hexadecimal value becomes $hex(0.5625 * 32768) = 4800_{hex}$ ## 1.3 Path Change Detector Integrated into the EVP is a Path Change Detector. This permits fast reconvergence when a major change occurs in the echo channel. Subtle changes in the echo channel are also tracked automatically once convergence is achieved, but at a much slower speed. The Path Change Detector is activated by setting the PathDet bit in Control Register 3 to "1". An optional path clearing feature can be enabled by setting the PathClr bit in Control Register 3 to "1". With path clearing turned on, the existing echo channel estimate will also be cleared (i.e., the adaptive filter will be filled with zeroes) upon detection of a major path change. ## 1.4 Non-Linear Processor (NLP) After echo cancellation, there is always a small amount of residual echo which may still be audible. The EVP uses **Zarlink's patented Advanced NLP** to remove residual echo signals which have a level lower than the Adaptive Suppression Threshold (TSUP in G.168). This threshold depends upon the level of the Rin (Lrin) reference signal as well as the programmed value of the Non-Linear Processor Threshold register (NLPTHR). TSUP can be calculated by the following equation: $$TSUP = Lrin + 20log_{10}(NLPTHR)$$ where NLPTHR is the Non-Linear Processor Threshold register value and Lrin is the relative power level expressed in dBm0. The NLPTHR register is 16 bits wide. The register value in hexadecimal can be calculated with the following equation: $$NLPTHR_{(hex)} = hex(NLPTHR_{(dec)} * 32768)$$ where $0 < NLPTHR_{(dec)} < 1$ When the level of residual error signal falls below TSUP, the NLP is activated further attenuating the residual signal. To prevent a perceived decrease in background noise due to the activation of the NLP, a spectrally-shaped comfort noise, equivalent in power level to the background noise, is injected. This keeps the perceived noise level constant. Consequently, the user does not hear the activation and de-activation of the NLP. The NLP processor can be disabled by setting the NLPDis bit to "1" in Control Register 2. The comfort noise injector can be disabled by setting the INJDis bit to "1" in Control Register 1. It should be noted that the NLPTHR is valid and the comfort noise injection is active only when the NLP is enabled. The Advanced NLP uses an exponential noise ramping scheme to quickly and more accurately estimate the background noise level. The NLINC register is used to set the ramping speed. A lower value will give faster ramping. The Noise Scaling register can be used to adjust the relative volume of the comfort noise. Lowering this value will scale the injected noise level down, conversely, raising the value will scale the comfort noise up. IMPORTANT NOTE: The Noise Scaling register has been pre-programmed with G.168 compliant values. Changing this value may result in undesirable comfort noise performance and G.168 test failures. The Advanced NLP also contains safeguards to prevent double-talk and uncancelled echo from being mistaken for background noise. These features can be disabled by setting the NLRun1 bit in Control Register 3 to "0". #### 1.5 Disable Tone Detector The G.165 recommendation defines the disable tone as having the following characteristics: 2100 Hz ( $\pm 21 \text{ Hz}$ ) sine wave, a power level between -6 to -31 dBm0, and a phase reversal of 180 degrees ( $\pm$ 25 degrees) every 450 ms ( $\pm 25$ ms). If the disable tone is present for a minimum of one second with at least one phase reversal, the Tone Detector will trigger. The G.164 recommendation defines the disable tone as a 2100 Hz (±21 Hz) sine wave with a power level between 0 to -31 dBm0. If the disable tone is present for a minimum of 400 ms, with or without phase reversal, the Tone Detector will trigger. Each EVP has two Tone Detectors per channels (for a total of 64) in order to monitor the occurrence of a valid disable tone on both Rin and Sin. Upon detection of a disable tone, TD bit of the Status Register will indicate logic high and an interrupt is generated (i.e., IRQ pin low). Refer to Figure 6 and to the **Interrupts** section. Figure 6 - Disable Tone Detection Once a Tone Detector has been triggered, there is no longer a need for a valid disable tone (G.164 or G.165) to maintain Tone Detector status (i.e., TD bit high). The Tone Detector status will only release (i.e., TD bit low) if the signals Rin and Sin fall below -30 dBm0, in the frequency range of 390 Hz to 700 Hz, and below -34 dBm0, in the frequency range of 700 Hz to 3400 Hz, for at least 400 ms. Whenever a Tone Detector releases, an interrupt is generated (i.e., $\overline{IRQ}$ pin low). The selection between G.165 and G.164 tone disable is controlled by the PHDis bit in Control Register 2 on a per channel basis. When the PHDis bit is set to "1", G.164 tone disable requirements are selected. In response to a valid disable tone, the echo canceller must be switched from the Enable Adaptation state to the Bypass state. This can be done in two ways, automatically or externally. In automatic mode, the Tone Detectors internally control the switching between Enable Adaptation and Bypass states. The automatic mode is activated by setting the AutoTD bit in Control Register 2 to high. In external mode, an external controller is needed to service the interrupts and poll the TD bits in the Status Registers. Following the detection of a disable tone (TD bit high) on a given channel, the external controller must switch the echo canceller from Enable Adaptation to Bypass state. ## 1.6 Instability Detector In systems with very low echo channel return loss (ERL), there may be enough feedback in the loop to cause stability problems in the Adaptive Filter. This instability can result in variable pitched ringing or oscillation. Should this ringing occur, the Instability Detector will activate and suppress the oscillations. The Instability Detector is activated by setting the RingClr bit in Control Register 3 to "1". ## 1.7 Narrow Band Signal Detector (NBSD) Single or dual frequency tones (i.e., DTMF tones) present in the receive input (Rin) of the echo canceller for a prolonged period of time may cause the Adaptive Filter to diverge. The Narrow Band Signal Detector (NBSD) is designed to prevent this by detecting single or dual tones of arbitrary frequency, phase, and amplitude. When narrow band signals are detected, adaptation is halted but the echo canceller continues to cancel echo. The NBSD will be active regardless of the EVP functional state. However the NBSD can be disabled by setting the NBDis bit to "1" in Control Register 2. #### 1.8 Offset Null Filter Adaptive filters in general do not operate properly when a DC offset is present at any input. To remove the DC component, each EVP incorporates Offset Null filters in both Rin and Sin inputs. The offset null filters can be disabled by setting the HPFDis bit to "1" in Control Register 2. ## 1.9 Adjustable Level Pads Each canceller provides adjustable level pads at Rin, Rout, Sin and Sout. This setup allows signal strength to be adjusted both inside and outside the echo path. Each signal level may be independently scaled with anywhere from +9 dB to -12 dB level, in 3 dB steps. Level values are set using the Gains register. CAUTION: Gain adjustment can help interface the ZL38070 to a particular system in order to provide optimum echo cancellation, but it can also degrade performance if not done carefully. Excessive loss may cause low signal levels and slow convergence. Exercise great care when adjusting these values. Also, due to internal signal routings in Back to Back mode, it is not recommended that gain adjustments be used on Rin or Sout in this mode. The -12 dB PAD bit in Control Register 1 is still supported as a legacy feature. Setting this bit will provide 12 dB of attenuation at Rin, and override the values in the Gains register. #### 1.10 ITU-T G.168 Compliance The ZL38070 has been certified G.168 (1997), (2000) and (2002) compliant in all 64 ms cancellation modes (i.e., Normal and Back-to-Back configurations) by in-house testing with the DSPG ECT-1 echo canceller tester. The ZL38070 core has also been tested for G.168 compliance and all voice quality tests at AT&T Labs. The ZL38070 core was classified as "carrier grade" echo canceller. ## 2.0 EVP Configuration The EVP architecture contains 32 echo cancellers divided into 16 groups. Each group has two echo cancellers which can be individually controlled (Echo Canceller A (ECA) and Echo Canceller B (ECB). They can be set in three distinct configurations: **Normal, Back-to-Back,** and **Extended Delay**. See Figures 7, 8 and 9. ## 2.1 Normal Configuration In Normal configuration, the two echo cancellers (Echo Canceller A and B) are positioned in parallel, as shown in Figure 7, providing 64 milliseconds of echo cancellation in two channels simultaneously. Figure 7 - Normal Device Configuration (64 ms) #### 2.2 Back-to-Back Configuration In Back-to-Back configuration, the two echo cancellers from the same group are positioned to cancel echo coming from both directions in a single channel providing full-duplex 64 ms echo cancellation. See Figure 8. This configuration uses only one timeslot on PORT1 and PORT2 and the second timeslot normally associated with ECB contains zero code. Back-to-Back configuration allows a no-glue interface for applications where bidirectional echo cancellation is required. Figure 8 - Back-to-Back Device Configuration (64 ms) Back-to-Back configuration is selected by writing a "1" into the BBM bit of Control Register 1 for **both** Echo Canceller A and Echo Canceller B for a given group of echo canceller. Table 3 shows the 16 groups of 2 cancellers that can be configured into Back-to-Back. Examples of Back-to-Back configuration include positioning one group of echo cancellers between a codec and a transmission device or between two codecs for echo control on analog trunks. ## 2.3 Extended Delay Configuration In this configuration, the two echo cancellers from the same group are internally cascaded into one 128 milliseconds echo canceller. See Figure 9. This configuration uses only one timeslot on PORT1 and PORT2 and the second timeslot normally associated with ECB contains guiet code. Figure 9 - Extended Delay Configuration (128 ms) Extended Delay configuration is selected by writing a "1" into the ExtDI bit in Echo Canceller A, Control Register 1. For a given group, only Echo Canceller A, Control Register 1, has the ExtDI bit. For Echo Canceller B Control Register 1, Bit 0 must always be set to zero. Table 3 shows the 16 groups of 2 cancellers that can each be configured into 64 ms or 128 ms echo tail capacity. #### 3.0 Echo Canceller Functional States Each echo canceller has four functional states: Mute, Bypass, Disable Adaptation and Enable Adaptation. #### 3.1 Mute In Normal and in Extended Delay configurations, writing a "1" into the MuteR bit replaces Rin with quiet code which is applied to both the Adaptive Filter and Rout. Writing a "1" into the MuteS bit replaces the Sout PCM data with quiet code. | | LINEAR | | | CCITT (G.711) | | |-----------------------|---------------------------|-------------------|-------------------|-------------------|--| | | 16 bits<br>2's complement | μ-Law<br>A-Law | μ <b>-Law</b> | A-Law | | | +Zero<br>(quiet code) | 0000 <sub>hex</sub> | 80 <sub>hex</sub> | FF <sub>hex</sub> | D5 <sub>hex</sub> | | **Table 1 - Quiet PCM Code Assignment** In Back-to-Back configuration, writing a "1" into the MuteR bit of Echo Canceller A, Control Register 2, causes quiet code to be transmitted on Rout. Writing a "1" into the MuteS bit of Echo Canceller A, Control Register 2, causes quiet code to be transmitted on Sout. In Extended Delay and in Back-to-Back configurations, MuteR and MuteS bits of Echo Canceller B must always be "0". Refer to Figure 4 and to Control Register 2 for bit description. #### 3.2 Bypass The Bypass state directly transfers PCM codes from Rin to Rout and from Sin to Sout. When Bypass state is selected, the Adaptive Filter coefficients are reset to zero. Bypass state must be selected for at least one frame (125 µs) in order to properly clear the filter. #### 3.3 Disable Adaptation When the Disable Adaptation state is selected, the Adaptive Filter coefficients are frozen at their current value. The adaptation process is halted, however, the echo canceller continues to cancel echo. ## 3.4 Enable Adaptation In Enable Adaptation state, the Adaptive Filter coefficients are continually updated. This allows the echo canceller to model the echo return path characteristics in order to cancel echo. This is the normal operating state. The echo canceller functions are selected in Control Register 1 and Control Register 2 through four control bits: MuteS, MuteR, Bypass and AdaptDis. Refer to 8.0, "EVP Register Description" on page 28 for details. ## 4.0 Echo Voice Processor (EVP) Throughput Delay The throughput delay of the EVP varies according to the device configuration. For all device configurations, Rin to Rout has a delay of two frames and Sin to Sout has a delay of three frames. In Bypass state, the Rin to Rout and Sin to Sout paths have a delay of two frames. #### 5.0 Serial PCM I/O channels There are four TDM I/O streams, each with channels numbered from 0 to 31. One input stream is for Receive (Rin) channels, and the other input stream is for Send (Sin) channels. Likewise, two output streams is for Rout PCM channels, and Sout PCM channels. See Figure 10 for channel allocation. #### 5.1 Serial Data Interface Timing The ZL38070 provides ST-BUS and GCI interface timing. The Serial Interface clock frequency, $\overline{C4i}$ , is 4.096 MHz. The input and output data rate of the ST-BUS and GCI bus is 2.048 Mb/s. The 8 KHz input frame pulse can be in either ST-BUS or GCI format. The EVP automatically detects the presence of an input frame pulse and identifies it as either ST-BUS or GCI. In ST-BUS format, every second falling edge of the C4i clock marks a bit boundary, and the data is clocked in on the rising edge of C4i, three quarters of the way into the bit cell (See Figure 14). In GCI format, every second rising edge of the C4i clock marks the bit boundary, and data is clocked in on the second falling edge of C4i, half the way into the bit cell (see Figure 15). Figure 10 - ST-BUS and GCI Interface Channel Assignment for 2 Mb/s Data Streams ## 6.0 Memory Mapped Control and Status registers Internal memory and registers are memory mapped into the address space of the HOST interface. The internal dual ported memory is mapped into segments on a "per channel" basis to monitor and control each individual echo canceller and associated PCM channels. For example, in **Normal configuration**, echo canceller #5 makes use of Echo Canceller B from group 2. It occupies the internal address space from $0A0_{hex}$ to $0BF_{hex}$ and interfaces to PCM channel #5 on all serial PCM I/O streams. As illustrated in Table 4, the "per channel" registers provide independent control and status bits for each echo canceller. Figure 11 shows the memory map of the control/status register blocks for all echo cancellers of the EVP. Each internal echo canceller has four pages of registers. Page access control is done through address lines A11 and A12. The majority of registers are located on page 0 (A11=0, A12=0). Figure 11 shows which page each of the relevant registers are mapped to respectively. Table 2 shows how the memory pages are related to address lines A11 and A12. | Page | A12 | A11 | |------|-----|-----| | 0 | 0 | 0 | | 1 | 0 | 1 | | 2 | 1 | 0 | | 3 | 1 | 1 | **Table 2 - Memory Page Selection** When **Extended Delay** or **Back-to-Back** configuration is selected, Control Register 1 of ECA and ECB and Control Register 2 of the selected group of echo cancellers require special care. Refer to the EVP Register description section. Table 3 is a list of the channels used for the 16 groups of echo cancellers when they are configured as **Extended Delay** or **Back-to-Back**. ## **6.1 Normal Configuration** For a given group (group 0 to 15), 2 PCM I/O channels are used. For example, group 1 Echo Cancellers A and B, channels 2 and 3 are active. | Group | Channels | Group | Channels | |-------|----------|-------|----------| | 0 | 0, 1 | 8 | 16, 17 | | 1 | 2, 3 | 9 | 18, 19 | | 2 | 4, 5 | 10 | 20, 21 | | 3 | 6, 7 | 11 | 22, 23 | | 4 | 8, 9 | 12 | 24, 25 | | 5 | 10, 11 | 13 | 26, 27 | | 6 | 12, 13 | 14 | 28, 29 | | 7 | 14, 15 | 15 | 30, 31 | **Table 3 - Group and Channel Allocation** ## 6.2 Extended Delay Configuration For a given group (group 0 to 15), only one PCM I/O channel is active (Echo Canceller A) and the other channel carries quiet code. For example, group 2, Echo Canceller A (Channel 4) will be active and Echo Canceller B (Channel 5) will carry quiet code. ## 6.3 Back-to-Back Configuration For a given group (group 0 to 15), only one PCM I/O channel is active (Echo Canceller A) and the other channel carries quiet code. For example, group 5, Echo Canceller A (Channel 10) will be active and Echo Canceller B (Channel 11) will carry quiet code. Figure 11 - Memory Mapping | Bas | e Addres | ss + | Echo Canceller A | Bas | e Addre | ss + | Echo Canceller B | |------|------------|------------|-------------------------------|------|------------|------------|-------------------------------| | Page | MS<br>Byte | LS<br>Byte | Register Name | Page | MS<br>Byte | LS<br>Byte | Register Name | | 0 | - | 00h | Control Reg 1 | 0 | - | 20h | Control Reg 1 | | 0 | - | 01h | Control Reg 2 | 0 | - | 21h | Control Reg 2 | | 0 | - | 02h | Status Reg | 0 | - | 22h | Status Reg | | 0 | - | 04h | Flat Delay Reg | 0 | - | 24h | Flat Delay Reg | | 0 | - | 06h | Decay Step Size Reg | 0 | - | 26h | Decay Step Size Reg | | 0 | - | 07h | Decay Step Number | 0 | - | 27h | Decay Step Number | | 0 | - | 08h | Control Reg 3 | 0 | - | 28h | Control Reg 3 | | 0 | - | 09h | Control Reg 4 | 0 | - | 29h | Control Reg 4 | | 0 | 0Dh | 0Ch | Rin Peak Detect Reg | 0 | 2Dh | 2Ch | Rin Peak Detect Reg | | 0 | 0Fh | 0Eh | Sin Peak Detect Reg | 0 | 2Fh | 2Eh | Sin Peak Detect Reg | | 0 | 11h | 10h | Error Peak Detect Reg | 0 | 31h | 30h | Error Peak Detect Reg | | 0 | - | 12h | Path Change Timer | 0 | - | 32h | Path Change Timer | | 0 | - | 13h | Path Change Sensitivity | 0 | - | 33h | Path Change Sensitivity | | 0 | 15h | 14h | DTDT/ERL | 0 | 35h | 34h | DTDT/ERL | | 0 | 17h | 16h | ERLLOW | 0 | 37h | 36h | ERLLOW | | 0 | 19h | 18h | NLP Threshold | 0 | 39h | 38h | NLP Threshold | | 0 | 1Bh | 1Ah | Step Size, MU | 0 | 3Bh | 3Ah | Step Size, MU | | 0 | 1Dh | 1Ch | Gain Pad Control | 0 | 3Dh | 3Ch | Gain Pad Control | | 0 | - | 1Eh | NLP Threshold 2 | 0 | - | 3Eh | NLP Threshold 2 | | 0 | - | 1Fh | RIN Low Power Threshold | 0 | - | 3Fh | RIN Low Power Threshold | | 1 | 05h | 04h | Estimated Cancellation | 1 | 25h | 24h | Estimated Cancellation | | 1 | 07h | 06h | Residual Error Signal | 1 | 27h | 26h | Residual Error Signal | | 2 | 11h | 10h | NLINC | 2 | 11h | 10h | NLINC | | 2 | 19h | 18h | Maximum Comfort Noise | 2 | 39h | 38h | Maximum Comfort Noise | | 2 | 1Bh | 1Ah | NLP Ramp-out Speed | 2 | 3Bh | 3Ah | NLP Ramp-out Speed | | 2 | 1Dh | 1Ch | NLP Ramp-in Speed | 2 | 3Dh | 3Ch | NLP Ramp-in Speed | | 3 | 03h | 02h | Noise Level Estimate | 3 | 23h | 22h | Noise Level Estimate | | 3 | 05h | 04h | NLP Gain Factor | 3 | 25h | 24h | NLP Gain Factor | | 3 | 0Dh | 0Ch | Noise Level Scaling<br>Factor | 3 | 2Dh | 2Ch | Noise Level Scaling<br>Factor | Table 4 - Memory Mapping of Per Channel Control and Status Registers ## 6.4 Power Up Sequence On power up, the $\overline{RESET}$ pin must be held low for 100 $\mu s$ . Forcing the $\overline{RESET}$ pin low will put each EVP in power down state. In this state, all internal clocks are halted, D<7:0>, Sout, Rout, $\overline{DTA}$ and $\overline{IRQ}$ pins are tristated. The 16 Main Control Registers, the Interrupt FIFO Register and the Test Register are reset to zero. When the $\overline{RESET}$ pin returns to logic high and a valid MCLK is applied, the user must wait 500 $\mu s$ for the PLL to lock. $\overline{C4i}$ and $\overline{F0i}$ can be active during this period. At this point, the echo canceller must have the internal registers reset to an initial state. This is accomplished by one of two methods. The user can either issue a second hardware reset or perform a software reset. A second hardware reset is performed by driving the $\overline{RESET}$ pin low for at least 500 ns and no more than 1500 ns before being released. A software reset is accomplished by programming a "1" to each of the PWUP bits in the Main Control Registers, waiting 250 $\mu s$ (2 frames) and then programming a "0" to each of the PWUP bits. The user must then wait $500 \mu s$ for the PLL to relock. Once the PLL has locked, the user can power up the 16 groups of echo cancellers individually by writing a "1" into the PWUP bit in Main Control Register of each echo canceller group. For each group of echo cancellers, when the PWUP bit toggles from zero to one, echo cancellers A and B execute their initialization routine. The initialization routine sets their registers, Base Address+00<sub>hex</sub> to Base Address+3F<sub>hex</sub>, to the default Reset Value and clears the Adaptive Filter coefficients. Two frames are necessary for the initialization routine to execute properly. Once the initialization routine is executed, the user can set the per channel Control Registers, Base Address+ $00_{hex}$ to Base Address+ $3F_{hex}$ , for the specific application. Figure 12 - Power Up Sequence Flow Diagram ## 6.5 Power Management Each group of echo cancellers can be placed in Power Down mode by writing a "0" into the PWUP bit in their respective Main Control Register. When a given group is in Power Down mode, the corresponding PCM data are bypassed from Rin to Rout and from Sin to Sout with two frames delay. Refer to the Main Control Register section on page 42 for description. The typical power consumption can be calculated with the following equation: $$P_C = 9 * Nb\_of\_groups + 3.6$$ , in mW where $0 \le Nb_of_groups \le 16$ . #### 6.6 Call Initialization To ensure fast initial convergence on a new call, it is important to clear the Adaptive Filter. This is done by putting the echo canceller in bypass mode for at least one frame (125 $\mu$ s) and then enabling adaptation. Since the Narrow Band Detector is "ON" regardless of the functional state of the Echo Canceller it is recommended that the Echo Cancellers are reset before any call progress tones are applied. ## 6.7 Interrupts The EVP provides an interrupt pin ( $\overline{IRQ}$ ) to indicate to the HOST processor when a G.164 or G.165 Tone Disable is detected and released. Although each EVP may be configured to react automatically to tone disable status on any input PCM voice channels, the user may want for the external HOST processor to respond to Tone Disable information in an appropriate application-specific manner. Each echo canceller will generate an interrupt when a Tone Disable occurs and will generate another interrupt when a Tone Disable releases. Upon receiving an $\overline{IRQ}$ , the HOST CPU should read the Interrupt FIFO Register. This register is a FIFO memory containing the channel number of the echo canceller that has generated the interrupt. All pending interrupts from any of the echo cancellers and their associated input channel number are stored in this FIFO memory. The IRQ always returns high after a read access to the Interrupt FIFO Register. The IRQ pin will toggle low for each pending interrupt. After the HOST CPU has received the channel number of the interrupt source, the corresponding per channel Status Register can be read from internal memory to determine the cause of the interrupt (see Table 4 for address mapping of Status register). The TD bit indicates the presence of a Tone Disable. The MIRQ bit 5 in the Main Control Register 0 masks interrupts from the EVP. To provide more flexibility, the MTDBI (bit-4) and MTDAI (bit-3) bits in the Main Control Register<15:0> allow Tone Disable to be masked or unmasked from generating an interrupt on a per channel basis. Refer to the Registers Description section on page 42. ## 7.0 JTAG Support The EVP JTAG interface conforms to the Boundary-Scan standard IEEE1149.1. This standard specifies a design-for-testability technique called Boundary-Scan test (BST). The operation of the Boundary Scan circuitry is controlled by an Test Access Port (TAP) controller. JTAG inputs are **3.3 Volts** compliant only. #### 7.1 Test Access Port (TAP) The TAP provides access to many test functions of the EVP. It consists of four input pins and one output pin. The following pins are found on the TAP. - Test Clock Input (TCK) - The TCK provides the clock for the test logic. The TCK does not interfere with any on-chip clock and thus remains independent. The TCK permits shifting of test data into or out of the Boundary-Scan register cells concurrent with the operation of the device and without interfering with the on-chip logic. - Test Mode Select Input (TMS) The logic signals received at the TMS input are interpreted by the TAP Controller to control the test operations. The TMS signals are sampled at the rising edge of the TCK pulse. This pin is internally pulled to V<sub>DD1</sub> when it is not driven from an external source. - Test Data Input (TDI) Serial input data applied to this port is fed either into the instruction register or into a test data register, depending on the sequence previously applied to the TMS input. Both registers are described in a subsequent section. The received input data is sampled at the rising edge of TCK pulses. This pin is internally pulled to V<sub>DD1</sub> when it is not driven from an external source. - Test Data Output (TDO) Depending on the sequence previously applied to the TMS input, the contents of either the instruction register or data register are serially shifted out towards the TDO. The data from the TDO is clocked on the falling edge of the TCK pulses. When no data is shifted through the Boundary Scan cells, the TDO driver is set to a high impedance state. - Test Reset (TRST) This pin is used to reset the JTAG scan structure. This pin is internally pulled to V<sub>SS</sub>. #### 7.2 Instruction Register In accordance with the IEEE 1149.1 standard, the EVP uses public instructions. The JTAG Interface contains a 3-bit instruction register. Instructions are serially loaded into the instruction register from the TDI when the TAP Controller is in its shifted-IR state. Subsequently, the instructions are decoded to achieve two basic functions: to select the test data register that will operate while the instruction is current, and to define the serial test data register path, which is used to shift data between TDI and TDO during data register scanning. ## 7.3 Test Data Registers As specified in IEEE 1149.1, each of the Echo Voice Processor's JTAG Interface contains three test data registers: - Boundary-Scan register - The Boundary-Scan register consists of a series of Boundary-Scan cells arranged to form a scan path around the boundary of each EVP core logic. - · Bypass Register - The Bypass register is a single stage shift register that provides a one-bit path from TDI to TDO. - · Device Identification register - The Device Identification register provides access to the following encoded information: device version number, part number and manufacturer's name. # 8.0 EVP Register Description | Power-up<br>00 <sub>hex</sub> | | ECA: Co | ontrol Registe | er 1 | | Page 0<br>A12=0<br>A11=0 | R/W A | address:<br>ase Address | | | |-------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------------------------------------------|---------|--------------------------|------------------|-------------------------|--|--| | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | | | Reset | INJDis | BBM | PAD | Bypass | | dpDis | 0 | ExtDis | | | | | | | | otion of Regis | | | | | | | | Reset | • | the power-up<br>the Adaptive F | | executed. This | s pres | sets all re | gister bits incl | uding this bit | | | | INJDis | When high, | the noise inje | ction process | is disabled. W | hen lo | ow noise | injection is er | abled. | | | | BBM | enabled. No<br>Always set | When high, the Back to Back configuration is enabled. When low, the Normal configuration is enabled. Note: Do not enable Extended-Delay and BBM configurations at the same time. Always set <b>both</b> BBM bits of the two echo cancellers (Control Register 1) of the same group to the same logic value to avoid conflict. | | | | | | | | | | PAD | | 12 dB of atter<br>trols the signa | | rted into the R | in to I | Rout path | n. When low, t | he Gains | | | | Bypass | Filter coeffic | cients are set t | o zero and the | out and Rin dat<br>e filter adaptati<br>echo canceller | on is | stopped. | | | | | | AdpDis | | | | s disabled. The<br>ally adapts to the | | | | | | | | 0 | Bits marked | d as "1" or "0" a | are reserved b | its and should | be w | ritten as | indicated. | | | | | ExtDI | | o canceller. W | | f the same gro<br>Cancellers A | | | | | | | | Power-up<br>02 <sub>hex</sub> | | ECB: Co | ontrol Registe | er 1 | | Page 0<br>A12=0<br>A11=0 | R/W A<br>20 <sub>hex</sub> + Ba | ddress:<br>ase Address | | | |-------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------------------------------------------|--------|--------------------------|---------------------------------|------------------------|--|--| | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | l | Bit 2 | Bit 1 | Bit 0 | | | | Reset | INJDis | BBM | PAD | Bypass | A | dpDis | 1 | 0 | | | | | | Func | tional Descrip | otion of Regis | ter B | its | | | | | | Reset | | the power-up<br>ers the Adaptiv | | s executed whi<br>ients. | ch pr | esets all | register bits in | cluding this | | | | INJDis | When high, | the noise inje | ction process | is disabled. W | hen lo | ow, noise | injection is er | nabled. | | | | BBM | enabled. No<br>Always set | ote: Do not en | able Extended<br>of the two ecl | ion is enabled<br>-Delay and BE<br>no cancellers ( | 3M cc | onfiguration | ons at the sam | ne time. | | | | PAD | | 12 dB of atter<br>trols the signa | | rted into the R | in to | Rout path | n. When low, t | he Gains | | | | Bypass | Filter coeffic | When high, Sin data is by-passed to Sout and Rin data is by-passed to Rout. The Adaptive Filter coefficients are set to zero and the filter adaptation is stopped. When low, output data on both Sout and Rout is a function of the echo canceller algorithm. | | | | | | | | | | AdpDis | When low, | When high, echo canceller adaptation is disabled. The Voice Processor cancels echo. When low, the echo canceller dynamically adapts to the echo path characteristics. | | | | | | | | | | 1 | Bits marked as "1" or "0" are reserved bits and should be written as indicated. | | | | | | | | | | | 0 | Control Reg | gister 1 (Echo | Canceller B) E | Bit 0 is a reserv | ed bi | it and sho | ould be written | ı "0". | | | | Power-up | | ECA: Co | ntrol Registe | r 2 | | Page 0 | | ddress:<br>ase Address | | | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------------------|------------------------------------------------|--------|----------------|-----------------|--------------------------------------------------|--|--| | 00 <sub>hex</sub> | | ECB: Co | ntrol Registe | r 2 | | A12=0<br>A11=0 | | R/W Address:<br>21 <sub>hex</sub> + Base Address | | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | | Bit 2 | Bit 1 | Bit 0 | | | | TDis | PHDis | NLPDis | AutoTD | NBDis | | PFDis | MuteS | MuteR | | | | | | Func | tional Descrip | otion of Regis | ter B | Bits | | | | | | TDis | Cancellers<br>put into Pov | A and B TDis<br>wer Down mod | bits are high, ∃<br>le. | When low, tone<br>Tone Disable p | roces | ssors are | disabled entir | ely and are | | | | PHDis | When high, the tone detectors will trigger upon the presence of a 2100 Hz tone regardless of the presence/absence of periodic phase reversals. When low, the tone detectors will trigger only upon the presence of a 2100 Hz tone with periodic phase reversals. | | | | | | | | | | | NLPDis | | | processor is conformance | disabled. Whe testing. | n low | , the non- | linear process | sors function | | | | AutoTD | presence of When low, to | f 2100 Hz tone | e. See PHDis f | If in Bypass more qualification will remain op | n of 2 | 100 Hz to | nes. | | | | | NBDis | When high, enabled. | the narrow-ba | and detector is | disabled. Who | en lo | w, the nar | row-band det | ector is | | | | HPFDis | When high, the offset nulling high pass filters are bypassed in the Rin and Sin paths. When low, the offset nulling filters are active and will remove DC offsets on PCM input signals. | | | | | | | | | | | MuteS | When high, data on Sout is muted to quiet code. When low, Sout carries active code. | | | | | | | | | | | MuteR | When high, | data on Rout | is muted to qu | iiet code. Whe | n low | , Rout ca | rries active co | ode. | | | Note: In order to correctly write to Control Register 1 and 2 of ECB, it is necessary to write the data twice to the register, one immediately after another. The two writes must be separated by at least 350 ns and no more than 20 us. | Power-up | | ECA: S | tatus Registe | er | | Page 0<br>A12=0 | | Address:<br>ase Address | | |----------|--------------|-------------------------|----------------|-----------------|--------|-----------------|----------------|---------------------------------------------------|--| | N/A | | ECB: Status Register | | | | | | Read Address:<br>22 <sub>hex</sub> + Base Address | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | | Reserved | TD | DTDet | Reserved | Reserved | AC | CTIVE | TDG | NB | | | | | Func | tional Descrip | otion of Regis | ter B | its | | | | | Reserved | Reserved b | it. | | | | | | | | | TD | Logic high i | ndicates the p | resence of a 2 | 2100 Hz tone. | | | | | | | DTDet | Logic high i | ndicates the p | resence of a | louble-talk cor | ditior | ١. | | | | | Reserved | Reserved b | it. | | | | | | | | | Reserved | Reserved b | it. | | | | | | | | | ACTIVE | Logic high i | ndicates that t | he level on Ri | n has exceede | d the | LP thres | hold. | | | | TDG | Tone detect | ion status bit | gated with the | AutoTD bit. (C | Contro | l Registe | r 2) | | | | | Logic high i | ndicates that $\lambda$ | AutoTD has be | en enabled a | nd the | tone de | tector has det | ected the | | | | • | a 2100 Hz to | | | | | | | | | NB | Logic high i | ndicates the p | resence of a r | narrow-band si | gnal ( | on Rin. | | | | | Power-up | | ECA: Flat D | Delay Registe | | Page 0 | | ddress:<br>ise Address | | |-------------------|-------------------------|-------------|---------------|-----|----------------|-------|------------------------|-------| | 00 <sub>hex</sub> | | ECB: Flat D | Delay Registe | | A12=0<br>A11=0 | | ddress:<br>ise Address | | | Bit 7 | Bit 6 Bit 5 Bit 4 Bit 3 | | | | | Bit 2 | Bit 1 | Bit 0 | | FD7 | FD6 | FD5 | FD4 | FD3 | F | -D2 | FD1 | FD0 | | Power-up | EC | A: Decay Ste | p Number Re | Page 0 | R/W A<br>07 <sub>hex</sub> + Ba | R/W Address:<br>07 <sub>hex</sub> + Base Address | | | |-------------------|-------------------------------|--------------|-------------|----------------|---------------------------------|--------------------------------------------------|-------|--| | 00 <sub>hex</sub> | EC | B: Decay Ste | p Number Re | A12=0<br>A11=0 | | ddress:<br>ise Address | | | | Bit 7 | Bit 6 Bit 5 Bit 4 Bit 3 Bit 5 | | | | | Bit 1 | Bit 0 | | | SS7 | SS6 | SS5 | SS4 | SS3 | SS2 | SS1 | SS0 | | | Power-up | ECA: | Decay Step S | ize Control R | | | R/W Address:<br>06 <sub>hex</sub> + Base Address | | | |-------------------|-------|--------------|---------------|----------------|-------|--------------------------------------------------|------|--| | 04 <sub>hex</sub> | ECB: | Decay Step S | ize Control R | A12=0<br>A11=0 | | ddress:<br>ase Address | | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 2 | Bit 1 | Bit 0 | | | | 0 | 0 | 0 | 0 | 0 | SSC2 | SSC1 | SSC0 | | Figure 13 - The MU Profile ## **Functional Description of Register Bits** The Exponential Decay registers (Decay Step Number and Decay Step Size) and Flat Delay register allow the LMS adaptation step-size (MU) to be programmed over the length of the FIR filter. A programmable MU profile allows the performance of the echo canceller to be optimized for specific applications. For example, if the characteristic of the echo response is known to have a flat delay of several milliseconds and a roughly exponential decay of the echo impulse response, then the MU profile can be programmed to approximate this expected impulse response thereby improving the convergence characteristics of the Adaptive Filter. Note that in the following register descriptions, one tap is equivalent to 125 $\mu$ s (64 ms/512 taps). - FD<sub>7-0</sub> Flat Delay: This register defines the flat delay of the MU profile, (i.e., where the MU value is $2^{-16}$ ). The delay is defined as FD<sub>7-0</sub> x 8 taps. For example; If FD<sub>7-0</sub> = 5, then MU= $2^{-16}$ for the first 40 taps of the echo canceller FIR filter. The valid range of FD<sub>7-0</sub> is: $0 \le \text{FD}_{7-0} \le 64$ in normal mode and $0 \le \text{FD}_{7-0} \le 128$ in extended-delay mode. The default value of FD<sub>7-0</sub> is zero. - $SSC_{2-0}$ **Decay Step Size Control**: This register controls the step size (SS) to be used during the exponential decay of MU. The decay rate is defined as a decrease of MU by a factor of 2 every SS taps of the FIR filter, where $SS = 4 \times 2^{SSC_{2-0}}$ . For example; If $SSC_{2-0} = 4$ , then MU is reduced by a factor of 2 every 64 taps of the FIR filter. The default value of $SSC_{2-0}$ is $04_{hex}$ . - NS<sub>7-0</sub> **Decay Step Number**: This register defines the number of steps to be used for the decay of MU where each step has a period of SS taps (see $SSC_{2-0}$ ). The start of the exponential decay is defined as: Filter Length (512 or 1024) [Decay Step Number (NS<sub>7-0</sub>) x Step Size (SS)] where SS = 4 x2<sup>SSC<sub>2-0</sub></sup>. For example; If NS<sub>7-0</sub>=4 and SSC<sub>2-0</sub>=4, then the exponential decay start value is 512 [NS<sub>7-0</sub> x SS] = 512 [4 x (4x2<sup>4</sup>)] = 256 taps for a filter length of 512 taps. | Power-up | | ECA: Co | ntrol Registe | r 3 | | age 0 | R/W Address:<br>08 <sub>hex</sub> + Base Address | | | |-------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------------|-----------|--------------|--------------------------------------------------|-------------|--| | DB <sub>hex</sub> | | ECB: Co | ntrol Registe | r 3 | | 12=0<br>11=0 | R/W Address:<br>28 <sub>hex</sub> + Base Address | | | | Bit 7 | Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 | | | | | | Bit 1 | Bit 0 | | | Reserve | Reserve | NLRun1 | RingClr | Reserve | Path( | Clr | PathDet | Reserve | | | | | Func | tional Descri | ption of Regis | ter Bits | • | | | | | Reserved | Reserved b | it. | | | | | | | | | Reserved | Reserved b | it. | | | | | | | | | NLRun1 | | | | mator actively level estimato | | | | | | | RingClr | When high, | the instability | detector is ac | tivated. When | low, the | instabil | ity detector i | s disabled. | | | Reserve | Reserved b | it. Must alway: | s be set to one | e for normal op | peration. | | | | | | PathClr | fast converg | When high, the current echo channel estimate will be cleared and the echo canceller will enter fast convergence mode upon detection of a path change. When low, the echo canceller will keep the current path estimate but revert to fast convergence mode upon detection of a path change. Note: this bit is ignored if PathDet is low. | | | | | | | | | PathDet | When high, disabled. | When high, the path change detector is activated. When low, the path change detector is | | | | | | | | | Reserved | Reserved b | it. | | | | | | | | | Power-up | | ECA: Co | ntrol Registe | r 4 | | Page 0 | 09 <sub>hex</sub> + Ba | ddress:<br>ase Address | |-------------------|-----------------------|-----------------------|----------------------------------------------------|----------------|--------|--------------------------------------------------|-----------------------------------|------------------------| | 54 <sub>hex</sub> | | ECB: Co | ntrol Registe | A12=0<br>A11=0 | K/VV F | R/W Address:<br>29 <sub>hex</sub> + Base Address | | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | 0 | SD2 | SD1 | SD0 | 0 | S | low2 | Slow1 | Slow0 | | | | Func | tional Descrip | ption of Regis | ter B | its | | | | 0 | Must be se | t to zero. | | | | | | | | SupDec | convergence | ce state followi | 01,SD0) contro<br>ng a path chai<br>n fast converg | nge, Reset or | Bypas | | | | | 0 | Must be se | t to zero. | | | | | | | | Slow | For Slow = normal ada | 1, 2,, 7, sloptation. | speed adjustn<br>w convergence<br>on occurs duri | e speed is red | uced I | by a facto | (0)<br>or of 2 <sup>Slow</sup> as | compared to | | Power-up | E | CA: Rin Peak | Detect Regis | ter 2 (RP) | Page 0 | Read Address:<br>0D <sub>hex</sub> + Base Address | | | | | | | |----------|-----------------------------------------|--------------|--------------|----------------|---------------------------------------------------|---------------------------------------------------|------------------------|--|--|--|--|--| | N/A | E | CB: Rin Peak | Detect Regis | A12=0<br>A11=0 | Read Address:<br>2D <sub>hex</sub> + Base Address | | | | | | | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | | | RP15 | RP14 | RP13 | RP12 | RP11 | RP10 | RP9 | RP8 | | | | | | | | | | | | | | | | | | | | | Power-up | E | CA: Rin Peak | Detect Regis | Page 0 | Read Address:<br>0C <sub>hex</sub> + Base Address | | | | | | | | | N/A | E | CB: Rin Peak | Detect Regis | ter 1 (RP) | A12=0<br>A11=0 | | Address:<br>se Address | | | | | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | | | RP7 | RP6 | | | | | | | | | | | | | | Functional Description of Register Bits | | | | | | | | | | | | These peak detector registers allow the user to monitor the receive in (Rin) peak signal level. The information is in 16-bit 2's complement linear coded format presented in two 8 bit registers for each echo canceller. The high byte is in Register 2 and the low byte is in Register 1. | Power-up | E | CA: Sin Peak | Detect Regis | ter 2 (SP) | Page 0 | Read Address:<br>0F <sub>hex</sub> + Base Address | | | | | | | |----------|-----------------------------------------|-------------------------------------------------------------------------------------|--------------|----------------|---------------------------------------------------|---------------------------------------------------|---------|--|--|--|--|--| | N/A | E | CB: Sin Peak | Detect Regis | A12=0<br>A11=0 | Read Address:<br>2F <sub>hex</sub> + Base Address | | | | | | | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | | | SP15 | SP14 | SP13 | SP12 | SP10 | SP9 | SP8 | | | | | | | | Power-up | E | CA: Sin Peak | Detect Regis | ter 1 (SP) | Page 0 | | ddress: | | | | | | | N/A | E | ECB: Sin Peak Detect Register 1 (SP) A12=0 A11=0 ZE <sub>hex</sub> + Base Address: | | | | | | | | | | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | | | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 | SP1 | SP0 | | | | | | | • | Functional Description of Register Bits | | | | | | | | | | | | These peak detector registers allow the user to monitor the send in (Sin) peak signal level. The information is in 16-bit 2's complement linear coded format presented in two 8 bit registers for each echo canceller. The high byte is in Register 2 and the low byte is in Register 1. | Power-up | EC | A: Error Peal | Detect Regi | ster 2 (EP) | | Page 0 | Read Address:<br>11 <sub>hex</sub> + Base Address | | | |-----------------|-----------------------------------------------------------------------------------------------|---------------|----------------|-------------------------------------|-------|----------------|---------------------------------------------------|---------------------------------------------------|--| | N/A | EC | B: Error Peak | Detect Regis | ster 2 (EP)) | | A12=0<br>A11=0 | | Read Address:<br>21 <sub>hex</sub> + Base Address | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | | EP15 | EP14 | EP13 | EP12 | EP11 | Е | P10 | EP9 | EP8 | | | | ECA:Error Peak Detect Register 1 (EP) Page 0 Read Address: 10 <sub>hex</sub> + Base Address | | | | | | | | | | Power-up<br>N/A | EC | B: Error Peak | c Detect Regi | ster 1 (EP) | | A12=0<br>A11=0 | Read A | Address:<br>ase Address | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | | EP7 | EP6 | EP5 | EP4 | EP3 | | EP2 | EP1 | EP0 | | | | | Func | tional Descrip | otion of Regis | ter B | its | | | | | | | | | itor the error s<br>two 8 bit regis | | | | | | | Power-up | ECA: Path Change Timer (PATHTMR) | | | | | | | R/W Address:<br>12 <sub>hex</sub> + Base Address | | |--------------------------|----------------------------------|-----------------|----------------|----------------|---------|----------------|--------------|--------------------------------------------------|--| | 10 <sub>hex</sub> | 10 <sub>hex</sub> | | | | | A12=0<br>A11=0 | | ddress:<br>ase Address | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | | PTMR7 | PTMR6 | PTMR5 | PTMR4 | PTMR3 | Р | ΓMR2 | PTMR1 | PTMR0 | | | | | Func | tional Descrip | otion of Regis | ster B | its | | | | | Negative EF sensitivity. | RLE time req | uired to declai | re a path chan | ge. Raising th | is valı | ue decrea | ses the path | change | | | Power-up | ECA: Path Change Sensitivity (PTHSENS) | | | | | | | R/W Address:<br>13 <sub>hex</sub> + Base Address | | |-------------------|-----------------------------------------|---------------|-----------------|-----------------|-------|----------------|--------------|--------------------------------------------------|--| | 41 <sub>hex</sub> | ECB: Path Change Sensitivity (PTHSENS) | | | | | A12=0<br>A11=0 | | ddress:<br>ise Address | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | | PSENS7 | PSENS6 | PSENS5 | PSENS4 | PSENS3 | PS | ENS2 | PSENS1 | PSENS0 | | | | Functional Description of Register Bits | | | | | | | | | | This registe | r sets the ne | gative ERLE s | ensitivity valu | e. Raising this | value | decreas | es path chan | ge sensitivity. | | | Power-up (DTDT or ERL) | | | | | | Page 0 | R/W Address:<br>15 <sub>hex</sub> + Base Address | | | |-------------------------------|---------------------------------------------------------------------------------------------------|-----------------------|-----------------------------|---------------|-----|----------------|--------------------------------------------------|--------------------------------------------------|--| | 48 <sub>hex</sub> | 48 <sub>hex</sub> ECB: Double-Talk Detection Threshold Register 2 (DTDT or ERL) A12=( | | | | | | | R/W Address:<br>35 <sub>hex</sub> + Base Address | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | | DTDT15 | DTDT14 | DTDT13 | DTDT12 | DTDT11 | DT | DT10 | DTDT9 | DTDT8 | | | | | | | | | | | | | | | ECA: Double-Talk Detection Threshold Register 1 Page 0 R/W Address: 14 <sub>hex</sub> + Base Addr | | | | | | | | | | Power-up | | (D1 | DI OF ERL) | | | | 14 <sub>hex</sub> + Da | se Address | | | Power-up<br>00 <sub>hex</sub> | ECB: Do | ouble-Talk De | , | hold Register | · 1 | A12=0<br>A11=0 | R/W A | ase Address<br>address:<br>ase Address | | | | ECB: Do | ouble-Talk De | tection Thres | hold Register | | | R/W A | ddress: | | | 00 <sub>hex</sub> | | ouble-Talk Det<br>(DT | tection Thres<br>DT or ERL) | | E | A11=0 | R/W A<br>34 <sub>hex</sub> + Ba | ddress:<br>se Address | | This register should reflect the minimum return echo level (SIN) relative to ROUT expected in the system. The default value of $4800_{hex}$ = 0.5625 represents a path loss of -5 dB. This value sets the high-level double-talk detection threshold (DTDT). The information is in 16 bit 2's complement linear coded format presented in two 8 bit registers for each echo canceller. The maximum value is 7FFF<sub>hex</sub> = 0.9999 or 0 dB. | Power-up 04 <sub>hex</sub> | | | | | | Page 0 | R/W Address:<br>17 <sub>hex</sub> + Base Address | | | |----------------------------|-----------------------------------------|-------------|----------------------------------------|--------|----|----------------|--------------------------------------------------|--------------------------------------------------|--| | | | | | | | A12=0<br>A11=0 | | R/W Address:<br>37 <sub>hex</sub> + Base Address | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Е | 3it 2 | Bit 1 | Bit 0 | | | ERLW15 | ERLW14 | ERLW13 | ERLW12 | ERLW11 | ER | RLW10 | ERLW9 | ERLW8 | | | | | | | DI LOW | | Page 0 | R/W A | .ddress: | | | Power-up | | CA: SUP LOV | ver Limit 1 (E | RLLOW) | | • | 16 <sub>hex</sub> + Base Address | | | | 00 <sub>hex</sub> | E | CB: SUP Lov | JP Lower Limit 1 (ERLLOW) A12=0 A11=0 | | | | | R/W Address:<br>36 <sub>hex</sub> + Base Address | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | | ERLW7 | ERLW6 ERLW5 ERLW4 ERLW3 EF | | | | | RLW2 | ERLW1 | ERLW0 | | | , | Functional Description of Register Bits | | | | | | | | | This register sets the lower limit on SUP, which marks the region below which fast convergence always occurs (provided a signal is present). If ERLLOW is set to the DTDT starting value (4800<sub>hex</sub>), the echo canceller will remain in fast convergence mode and will not switch to slow convergence. The information is in 16 bit 2's complement linear coded format presented in two 8 bit registers for each echo canceller. | Power-up | -up (NLPTHR) | | | | Page 0 | | ddress:<br>ase Address | | |-------------------|---------------------------------------------------------|-------|-------------------------|----------------|--------|----------------|--------------------------------------------------|------------------------| | 0C <sub>hex</sub> | (NLPTHR) | | | | | A12=0<br>A11=0 | R/W Address:<br>39 <sub>hex</sub> + Base Address | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | Bit 2 | Bit 1 | Bit 0 | | NLP15 | NLP14 | NLP13 | NLP12 | NLP11 | N | LP10 | NLP9 | NLP8 | | | | | | | | | | | | Power-up | ECA: No | | cessor Thres<br>NLPTHR) | hold Register | r 1 | Page 0 | R/W Address:<br>18 <sub>hex</sub> + Base Address | | | E0 <sub>hex</sub> | ECB: Non-Linear Processor Threshold Register 1 (NLPTHR) | | | | | A12=0<br>A11=0 | | ddress:<br>ise Address | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | [ | Bit 2 | Bit 1 | Bit 0 | | NLP7 | NLP6 | NLP5 | NLP4 | NLP3 | N | ILP2 | NLP1 | NLP0 | | Th's's (s. | | | tional Descrip | otion of Regis | | | I - I / NII DT | UD) The 40 | This register allows the user to program the level of the Non-Linear Processor Threshold (NLPTHR). The 16 bit 2's complement linear value defaults to $0CE0_{hex} = 0.1$ or -20.0 dB. The maximum value is $7FFF_{hex} = 0.9999$ or 0 dB. | Power-up | | | | | Page 0 | R/W Address:<br>1B <sub>hex</sub> + Base Address | | | |-------------------------------------------------------------|-------------------|--------------|---------------|-----------------|----------------|--------------------------------------------------|--------------------------------------------------|--| | 40 <sub>hex</sub> ECB: Adaptation Step Size Register 2 (MU) | | | | | A12=0<br>A11=0 | | R/W Address:<br>3B <sub>hex</sub> + Base Address | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | MU15 | MU14 | MU13 | MU12 | MU11 | MU10 | MU9 | MU8 | | | | ΕCΔ | · Adaptation | Step Size Reg | uistar 1 (MII) | Page 0 | | ddress: | | | Power-up | LOA | . Adaptation | otop oize ite | jister i (iiio) | | 1A <sub>hex</sub> + Base Address | | | | 00 <sub>hex</sub> | | | | | A12=0<br>A11=0 | R/W Address:<br>3A <sub>hex</sub> + Base Address | | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | MU7 | MU6 MU5 MU4 MU3 M | | | MU2 | MU1 | MU0 | | | | | | | | | | | | | This register allows the user to program the level of MU, which is the LMS filter step size. Increasing this value can speed up convergence times, but can also potentially decrease VEC stability. MU is a 16 bit 2's complement value which defaults to $4000_{hex} = 1.0$ The maximum value is $7FFF_{hex}$ or 1.9999 decimal. The high byte is in Register 2 and the low byte is in Register 1. | Power-up | | | | | | Page 0 | R/W Address:<br>1D <sub>hex</sub> + Base Address | | | |-------------------|----------------------------------------------------------|-----------------------|----------------|---------------|-------|----------------|--------------------------------------------------|--------------------------------------------------|--| | 40 <sub>hex</sub> | | | | | | A12=0<br>A11=0 | | R/W Address:<br>3D <sub>hex</sub> + Base Address | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | | 0 | Rin2 | Rin1 | Rin0 | 0 | R | out2 | Rout1 | Rout0 | | | Power-up | | ECA: G | ains Register | 1 | | Page 0 | | ddress:<br>ase Address | | | 00 <sub>hex</sub> | | ECB: Gains Register 1 | | | | A12=0<br>A11=0 | | R/W Address:<br>3C <sub>hex</sub> + Base Address | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | | 0 | Sin2 Sin1 Sin0 0 Sin2 Sin2 Sin2 Sin2 Sin2 Sin2 Sin2 Sin2 | | | out2 | Sout1 | Sout0 | | | | | | | Func | tional Descrip | tion of Regis | ter B | its | | | | This register is used to select gain values on RIN, ROUT, SIN and SOUT. Gains is split into four groups of four bits. Each group maps to a different signal port (as indicated above), and has three gain bits. The following table indicates how these gain bits are used: Bit2 Bit1 Bit0 Gain Level +9 dB 1 1 +6 dB) 1 0 0 1 +3 dB 0 dB (default) 0 0 -3 dB 1 1 -6 dB -9 dB 0 0 1 -12 dB 0 0 0 Note that the -12 dB PAD bit in Control Register 1 provides 12 dB of attenuation in the Rin to Rout path, and will override the settings in Gains. | Power-up | ı | ECA: NLP Thi | reshold 2 (NL | | Page 0 | R/W Address:<br>1E <sub>hex</sub> + Base Address | | | | |-------------------|-----------------------------------------|-----------------------------|---------------|-------|--------|--------------------------------------------------|--------|------------------------|--| | 08 <sub>hex</sub> | ECB: NLP Threshold 2 (NLPTHR2) | | | | | A12=0<br>A11=0 | | ddress:<br>ase Address | | | Bit 7 | Bit 6 | Bit 6 Bit 5 Bit 4 Bit 3 Bit | | 3it 2 | Bit 1 | Bit 0 | | | | | NLPTH7 | NLPTH6 NLPTH5 NLPTH4 NLPTH3 NL | | | | | PTH2 | NLPTH1 | NLPTH0 | | | | Functional Description of Register Bits | | | | | | | | | This register is used to force the NLP off when very small signals exist on RIN. NLP is forced off if RIN is below NLPTHR2 << 4. Raising this value can help prevent NLP masking at very low signal levels. | Power-up | EC | | | Page 0 | | ddress:<br>ase Address | | | |-------------------|-------------------------------------------------|-----------------------------------------|-------|--------|------|------------------------|-------|------------------------| | 08 <sub>hex</sub> | ECB: Low Power Threshold (LPTHRES) A12=0 A11=0 | | | | | | | ddress:<br>ase Address | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | LPTH7 | LPTH6 | LPTH5 | LPTH4 | LF | PTH2 | LPTH1 | LPTH0 | | | | | Functional Description of Register Bits | | | | | | | This register is used to control the RIN low power threshold. The threshold is set by LPTHRES << 4 and is compared to RIN. Raising LPTHRES makes the VEC less responsive to very small signals. | Power-up | | | | | | Page 1 | R/W Address:<br>05 <sub>hex</sub> + Base Address | | | |----------|---------|-----------------------------------------|---------------|---------------|----|-----------------------------------------------------|--------------------------------------------------|--------------------------|--| | N/A | ECB: Es | stimated Ech | o Cancellatio | n Level 2 (SU | P) | A12=0<br>A11=1 | ddress:<br>se Address | | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | | SUP15 | SUP14 | SUP13 | SUP12 | SUP11 | SI | UP10 | SUP9 | SUP8 | | | Power-up | ECA: Es | stimated Ech | o Cancellatio | n Level 1 (SU | P) | Page 1 | | Address:<br>Base Address | | | N/A | ECB: Es | stimated Ech | o Cancellatio | n Level 1 (SU | P) | A12=0 Read Address: 24 <sub>hex</sub> + Base Addres | | | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | | SUP7 | SUP6 | SUP6 SUP5 SUP4 SUP3 SUP2 SUP1 SUP | | | | | | SUP0 | | | | | Functional Description of Register Bits | | | | | | | | This register is the estimate of the level of error as compared to RUN. SUP is used to detect low-level double-talk and to select convergence speed (fast or slow). This register is a 16 bit 2's complement linear value and defaults to $4800_{\text{hex}} = 0$ dB. As cancellation progresses, this value decreases with its lower limit set by ERLLOW. It is reset after a path change or reset/bypass operation. | Power-up | E | CA: Residua | l Error Signal | 2 (ERR) | | Page 1<br>A12=0 | | Address:<br>ise Address | |-----------------|--------------------------------|-------------|---------------------------|-----------------|--------|-----------------|----------------------------------------------------------------------------------|-------------------------| | N/A | E | CB: Residua | dual Error Signal 2 (ERR) | | | | | Address:<br>ise Address | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | ERR15 | ERR14 | ERR13 | ERR12 | ERR11 | El | RR10 | ERR9 | ERR8 | | Power-up<br>N/A | | CP: Posidua | l Error Signal | 1 (EDD) | | A12=0<br>A11=1 | 06 <sub>hex</sub> + Base Address Read Address: 26 <sub>hex</sub> + Base Address | | | | | CD. Residua | I Error Signal | I (EKK) | | | Zo <sub>hex</sub> + Do | Se Address | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | ERR7 | ERR6 | ERR5 | ERR4 | ERR3 | Е | RR2 | ERR1 | ERR0 | | | | Func | tional Descri | ption of Regis | ster B | its | | • | | This register | r represents<br>t linear value | - | al after the filte | er and prior to | NLP. | This regis | ter is a 16 bit | 2's | | Power-up | E | CA: Noise Le | evel Control 2 | (NLINC) | | Page 2 | | ddress:<br>ase Address | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------|----------------|-------|----------------|------------------------|------------------------| | 00 <sub>hex</sub> | Е | CB: Noise Le | evel Control 2 | (NLINC) | | A12=1<br>A11=0 | ddress:<br>ase Address | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | l | 3it 2 | Bit 1 | Bit 0 | | NLINC15 | NLINC14 | NLINC13 | NLINC12 | NLINC11 | NL | INC10 | NLINC9 | NLINC8 | | | | | | | | | | | | Power-up | E | CA: Noise Le | evel Control 1 | (NLINC) | | Page 2 | | ddress:<br>ise Address | | 04 <sub>hex</sub> | E | CB: Noise Le | evel Control 1 | (NLINC) | | A12=1<br>A11=0 | | ddress:<br>se Address | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | I | 3it 2 | Bit 1 | Bit 0 | | NLINC7 | NLINC6 | NLINC5 | NLINC4 | NLINC3 | NI | INC2 | NLINC1 | NLINC0 | | | | Func | tional Descrip | otion of Regis | ter B | its | | • | | | Noise level estimator ramping rate. A lower value will give faster ramping. The default value of 4 <sub>hex</sub> will provide G.168 compliance. | | | | | | | | | Power-up | ECA: M | laximum Con | nfort Noise Le | evel 2 (NLIMIT | Γ) | Page 2 | | R/W Address:<br>19 <sub>hex</sub> + Base Address | | |-------------------------------|----------|----------------------------------------------------------|----------------|----------------|----------------|--------------------------|--------------------------------------------------------------------|----------------------------------------------------|--| | 40 <sub>hex</sub> | ECB: M | ECB: Maximum Comfort Noise Level 2 (NLIMIT) A12=1 A11=0 | | | | | | R/W Address:<br>39 <sub>hex</sub> + Base Address | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | | Bit 2 Bit 1 Bit | | | | | NLIMIT15 | NLIMIT14 | NLIMIT13 | NLIMIT12 | NLIMIT11 | NL | IMIT10 | NLIMIT9 | NLIMIT8 | | | Power up | ECA: M | laximum Con | nfort Noise Le | evel 1 (NLIMIT | Γ) | Page 2 | | ddress: | | | Power-up<br>00 <sub>hex</sub> | | | | evel 1 (NLIMIT | | Page 2<br>A12=1<br>A11=0 | 18 <sub>hex</sub> + Ba | address:<br>ase Address<br>address:<br>ase Address | | | | | | | ` | <u>,</u><br>() | A12=1 | 18 <sub>hex</sub> + Ba | ase Address | | | 00 <sub>hex</sub> | ECB: M | laximum Con | nfort Noise Le | evel 1 (NLIMIT | ,<br>Г) | A12=1<br>A11=0 | 18 <sub>hex</sub> + Ba<br>R/W A<br>38 <sub>hex</sub> + Ba | ase Address<br>address:<br>ase Address | | | 00 <sub>hex</sub> | ECB: M | laximum Con<br>Bit 5<br>NLIMIT5 | nfort Noise Le | evel 1 (NLIMIT | r) | A12=1<br>A11=0<br>Bit 2 | 18 <sub>hex</sub> + Ba<br>R/W A<br>38 <sub>hex</sub> + Ba<br>Bit 1 | ase Address<br>address:<br>ase Address<br>Bit 0 | | | Power-up | EC | A: NLP Ramp | -out Rate 2 (F | RAMPOUT) | | Page 2 | | ddress:<br>ase Address | | |-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------|----------------|-------|-----------------|------------------------|--------------------------------------------------|--| | 3E <sub>hex</sub> | ECI | B: NLP Ramp | -out Rate 2 (F | RAMPOUT) | | A12=1<br>A11=0 | | R/W Address:<br>3B <sub>hex</sub> + Base Address | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | | RMPO15 | RMPO14 | RMPO13 | RMPO12 | RMPO11 | RM | 1PO10 | RMPO9 | RMPO8 | | | Power-up<br>00 <sub>hex</sub> | ECA | A: NLP Ramp | -out Rate 1 (F | RAMPOUT) | | Page 2<br>A12=1 | 1A <sub>hex</sub> + Ba | ddress: ase Address ddress: | | | - IIGA | ECI | B: NLP Ramp | -out Rate 1 (F | RAMPOUT) | | A11=0 | | ise Address | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | | RMPO7 | RMPO6 | RMPO5 | RMPO4 | RMPO3 | RI | ИРО2 | RMPO1 | RMPO0 | | | • | | Func | tional Descrip | otion of Regis | ter B | its | | • | | | | This register controls how quickly the NLP turns on. RAMPOUT is normalized to 4000 <sub>hex</sub> = 1 and only values lower than this are valid. Lowering this value will cause the NLP to turn on more quickly. | | | | | | | | | | Power-up | Е | CA: NLP Ram | np-in Rate 2 (I | RAMPIN) | | Page 2<br>A12=1 | | ddress:<br>ase Address | | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------|---------------|-------|-----------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------|--| | 41 <sub>hex</sub> | Е | ECB: NLP Ramp-in Rate 2 (RAMPIN) | | | | | | ddress: se Address Bit 0 RMPI8 ddress: se Address ddress: se Address ddress: se Address Bit 0 RMPI0 | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | | RMPI15 | RMPI14 | RMPI13 | RMPI12 | RMPI11 | R۱ | /IPI10 | RMPI9 | RMPI8 | | | Power-up | Е | CA: NLP Ran | ıp-in Rate 2 (I | RAMPIN) | | Page 2<br>A12=1 | R/W Address:<br>1C <sub>hex</sub> + Base Address | | | | 00 <sub>hex</sub> | E | CB: NLP Ram | np-in Rate 2 (I | RAMPIN) | | A11=0 | | ddress:<br>ise Address | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | | RMPI7 | RMPI6 | RMPI5 | RMPI4 | RMPI3 | R | MPI2 | RMPI1 | RMPI0 | | | | | Func | tional Descrip | tion of Regis | ter B | its | | • | | | | This register controls how quickly the NLP turns off. RAMPIN is normalized to $4000_{\text{hex}}$ = 1 and only values nigher than this are valid. Raising this value will cause the NLP to turn off more quickly. | | | | | | | | | | Power-up | A12=1 | | | | | | Read Address:<br>03 <sub>hex</sub> + Base Address | | | | | | |----------|----------|-------------------------------|----------------|----------------|-----------------------------------------|---------------------------------------------|---------------------------------------------------|-------------------------|--|--|--|--| | N/A | ECB: Bac | kground Nois | se Level Estin | A12=1<br>A11=1 | | Bit 0 NSL8 Address: se Address Bit 0 NSL8 | | | | | | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Е | 3it 2 | Bit 1 | Bit 0 | | | | | | NSL15 | NSL14 | NSL13 | NSL12 | NSL11 | N | SL10 | NSL9 | NSL8 | | | | | | Power-up | ECA: Bac | kground Nois | se Level Estin | nate 1 (NOISL | .EV) | Page 3 | | Address:<br>ise Address | | | | | | N/A | ECB: Bac | kground Nois | se Level Estin | nate 1 (NOISL | .EV) | A12=1<br>A11=1 | | Address:<br>se Address | | | | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | 3it 2 | Bit 1 | Bit 0 | | | | | | NSL7 | NSI 6 | NSL6 NSL5 NSL4 NSL3 NSL2 NSL1 | | | | | | | | | | | | INOL | 11020 | | _ | | Functional Description of Register Bits | | | | | | | | | NOLI | 11020 | | tional Descrip | otion of Regis | ter B | its | | | | | | | | Power-up | ECA: | ECA: NLP Signal Scaling Factor 2 (NLPGAIN) Page A12= | | | | | Read Address:<br>05 <sub>hex</sub> + Base Address | | | |----------|-----------------------------------------|-------------------------------------------------------|---------------|-------------|------|----------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | N/A | ECB: | ECB: NLP Signal Scaling Factor 2 (NLPGAIN) | | | | | | Read Address: Read Address: 25 <sub>hex</sub> + Base Address Bit 1 Bit 0 ILPSS9 NLPSS8 Read Address: 24 <sub>hex</sub> + Base Address Read Address: Read Address: 24 <sub>hex</sub> + Base Address Bit 1 Bit 0 | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | l | 3it 2 | Bit 1 | Bit 0 | | | NLPSS15 | NLPSS14 | NLPSS13 | NLPSS12 | NLPSS11 | NL | PSS10 | NLPSS9 | NLPSS8 | | | | | · | | | | | | | | | Power-up | ECA: | NLP Signal S | caling Factor | 1 (NLPGAIN) | | Page 3 | | | | | N/A | ECB: | NLP Signal S | caling Factor | 1 (NLPGAIN) | | A12=1<br>A11=1 | | | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | I | 3it 2 | Bit 1 | Bit 0 | | | NLPSS7 | NLPSS6 | NLPSS5 | NLPSS4 | NL | PSS2 | NLPSS1 | NLPSS0 | | | | | Functional Description of Register Bits | | | | | | | | | This register reflects the NLP attenuation, and is affected by the RAMPIN and RAMPOUT values. NLPGAIN is a 16-bit linear value which is normalized to $4000_{\text{hex}} = 1$ (no attenuation). Lower values reflect more attenuation. | Power-up | ECA: N | Noise Level S | caling Factor | 2 (NLSCALE) | Page 3 | | ddress:<br>ase Address | | | |-------------------|-----------------------------------------|---------------|---------------|-------------|----------|----------------|------------------------|------------------------|--| | 01 <sub>hex</sub> | ECB: N | Noise Level S | caling Factor | 2 (NLSCALE) | | A12=1<br>A11=1 | | ddress:<br>ase Address | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bi | t 2 | Bit 1 | Bit 0 | | | NLS15 | NLS14 | NLS13 | NLS12 | NLS11 | NL: | S10 | NLS9 | NLS8 | | | | T. | | | | | | | | | | Power-up | ECA: N | Noise Level S | caling Factor | 1 (NLSCALE) | <b>'</b> | Page 3 | | ddress:<br>ase Address | | | AA <sub>hex</sub> | | | | | | A12=1<br>A11=1 | | ddress:<br>se Address | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bi | t 2 | Bit 1 | Bit 0 | | | NLS7 | NLS6 NLS5 NLS4 NLS3 NL | | | | .S2 | NLS1 | NLS0 | | | | | Functional Description of Register Bits | | | | | | | | | This register is used to scale the comfort noise up or down. Larger values will increase the relative level of comfort noise. The default value of $01AA_{hex}$ will provide G.168 compliance with the Advanced NLP. The high byte is in Register 2 and the low byte is in Register 1. | Power-up<br>00 <sub>hex</sub> | M | ain Control R | egister 0 (EC | Group 0) | Page 0<br>A12=0<br>A11=0 | R/W A | Address:<br>10 <sub>hex</sub> | | | | |-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--|--|--| | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | | | | | | | WR_all | ODE | MIRQ | MTDBI | MTDAI | Format | Law | PWUP | | | | | | | Func | tional Descrip | otion of Regis | ter Bits | | • | | | | | WR_all | Write all control bit: When high, Group 0-15 Echo Cancellers Registers are mapped into 0000 <sub>hex</sub> to 0003F <sub>hex</sub> which is Group 0 address mapping. Useful to initialize the 16 Groups of Echo Cancellers as per Group 0. When low, address mapping is per Figure 11. Note: Only the Main Control Register 0 has the WR_all bit. Output Data Enable: This control bit is logically AND'd with the ODE input pin. When both ODE | | | | | | | | | | | ODE | bit and ODE<br>low or the O<br>Main Contro | E input pin are<br>DDE input pin i<br>ol Register 0 h | high, the Rou<br>s low, the Rou<br>as the ODE b | t and Sout out<br>it and Sout out<br>it. | puts are enabl<br>puts are high i | ed. When the<br>mpedance. No | ODE bit is ote: Only the | | | | | MIRQ | Tone Detec<br>When low, t | tors operate a<br>the Tone Dete | s specified in totors Interrupt | their Echo Car | Tone Detectors nceller B, Contobit. | | | | | | | MTDBI | Canceller B<br>Register 2. | is masked. Tl<br>When low, the | ne Tone Detect | ctor operates a<br>or B Interrupt is | | Echo Cancelle | er B, Control | | | | | MTDAI | Canceller A<br>Register 2. | is masked. Tl<br>When low, the | ne Tone Detect | ctor operates a<br>or A Interrupt is | | Echo Cancelle | er A, Control | | | | | Format | | M code. When | | | and B for a giv<br>A and B for a g | | | | | | | Law | companded<br>Law compa | PCM code. V | Vhen low, both<br>de. | Echo Cancell | or a given grou<br>lers A and B fo | r a given grou | ıp, accept μ- | | | | | PWUP | are active. In placed in Policed in Policed in Police in to Rout zero to one registers, B the Adaptive execute process. | When low, both ower Down mot and from Sin, the echo can ase Address+ e Filter coeffic | n Echo Cance<br>ode. In this mo<br>to Sout with<br>celler A and B<br>00 <sub>hex</sub> to Base<br>ients. Two frar<br>e initialization | llers A and B a<br>ode, the corres<br>two frames de<br>execute their<br>Address+3F <sub>he</sub><br>mes are neces<br>routine is exe | and Tone Detection of Det | etors for a give<br>data are bype<br>PWUP bit togoutine which p<br>bower up value<br>tialization rou | en group, are assed from ggles from resets their and clears tine to | | | | | | 1 | | | | 1 | | | 404 | |-------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------|----------------|-----------|-------------------------|-----------------|-------------------------| | | Ma | ain Control Re | egister 1 (EC | Group 1) | | | | ess: 401 <sub>hex</sub> | | | Ma | ain Control Re | egister 2 (EC | Group 1) | | | | ess: 402 <sub>hex</sub> | | | Ma | ain Control Re | egister 3 (EC | Group 1) | | | R/W Addr | ess: 403 <sub>hex</sub> | | | Ma | ain Control Re | egister 4 (EC | Group 1) | | | R/W Addr | ess: 404 <sub>hex</sub> | | | Ma | ain Control Re | egister 5 (EC | Group 1) | | | R/W Addr | ess: 405 <sub>hex</sub> | | | Ma | ain Control Re | egister 6 (EC | Group 1) | | | R/W Addr | ess: 406 <sub>hex</sub> | | | Ma | Main Control Register 7 (EC Group 1) Main Control Register 8 (EC Group 1) Main Control Register 9 (EC Group 1) | | | | Page0 | R/W Addr | ess: 407 <sub>hex</sub> | | Power-up<br>00 <sub>hex</sub> | Ma | ain Control Re | egister 8 (EC | Group 1) | | A12=0 | R/W Addr | ess: 408 <sub>hex</sub> | | Hex | Main Control Register 9 (EC Group 1) | | | A11=0 | R/W Addr | ess: 409 <sub>hex</sub> | | | | | Ма | in Control Re | gister 10 (EC | Group 1) | | | R/W Addre | ess: 40A <sub>hex</sub> | | | Ма | in Control Re | gister 11 (EC | Group 1) | | | R/W Addre | ess: 40B <sub>hex</sub> | | | Ма | in Control Re | gister 12 (EC | Group 1) | | | R/W Addr | ess: 40C <sub>hex</sub> | | | Ма | in Control Re | gister 13 (EC | Group 1) | | | R/W Addre | ess: 40D <sub>hex</sub> | | | Ма | in Control Re | gister 14 (EC | Group 1) | | | R/W Addr | ess: 40E <sub>hex</sub> | | | Ма | in Control Re | gister 15 (EC | Group 1) | | | R/W Addr | ess: 40F <sub>hex</sub> | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | E | Bit 2 | Bit 1 | Bit 0 | | Unused | Unused | Unused | MTDBI | MTDAI | Fo | ormat | Law | PWUP | | | | Funct | ional Descrip | tion of Regis | ster B | its | | | | Unused | Unused bits | | | | | | | | | | | Detector B Inte | | | | | | | | MTDBI | | is masked. Th | | | | | cho Cancelle | r B, Control | | | - | When low, the<br>Detector A Inte | | • | | | unt output fro | m Esha | | MTDAI | | is masked. Th | | | | | | | | WITDAI | | When low, the | | | | | ono cancene | A, Control | | | | Mag: When hig | | | | | en group, acc | ept ITU-T | | Format | | M code. When | low, both Ech | o Cancellers | A and | B for a gi | ven group, ac | ccept sign- | | | magnitude F | | | | | | | | | | | hen high, both | | | | | | | | Law | | PCM code. W | | Echo Cancel | iers A | and B for | a given grou | p, accept μ- | | | | nded PCM cod<br>When high, bo | | allers A and F | 2 and | Tone Dete | ectors for a gi | ven group | | PWUP | | When low, both | | | | | | | | | | ower Down mo | | | | | | | | | | and from Sin | | | | | | | | | zero to one, | the echo can | cellers A and I | 3 execute the | ir initia | alization ro | outine which p | presets their | | | | ase Address+0 | | | | | | | | | | ter coefficients | | | | | | | | | | nce the initializ | | s executed, th | ne use | r can set | ine per chanr | iei Control | | | Registers to | or their specific | application. | | | | | | | Power-up<br>00 <sub>hex</sub> | | Interrup | Page 0<br>A12=0<br>A11=0 | R/W A | Address:<br>0 <sub>hex</sub> | | | | |-------------------------------|----------------------------------------|----------------------------------------------|--------------------------|------------------------------------------------------------|------------------------------|-------------|------------------|-----------| | Bit 7 | Bit 6 | Bit 6 Bit 5 Bit 4 Bit 3 B | | | | | Bit 1 | Bit 0 | | IRQ | 0 | 0 | 14 | 13 | | 12 | I1 | 10 | | | | Func | tional Descri | ption of Regis | ter B | its | | | | IRQ | 0000 <sub>hex</sub> to 0<br>Echo Cance | 0003F <sub>hex</sub> whic<br>ellers as per G | h is Group 0 a | 0-15 Echo Car<br>address mappi<br>low, address i<br>l bit. | ng. U | seful to ir | nitialize the 16 | Groups of | | 0 | Unused bits | s. Always zero | | | | | | | | I<4:0> | | • | | el number at w<br>ble is detected | | | | • | | Power-up<br>00 <sub>hex</sub> | | Tes | st Register | | Page 0<br>A12=0<br>A11=0 | R/W A | ddress:<br>1 <sub>hex</sub> | | |-------------------------------|------------|----------------------------------|-----------------|-----------------|--------------------------|-----------|-----------------------------|---------------| | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | I | 3it 2 | Bit 1 | Bit 0 | | Reserved | Reserved | Reserved | Reserved | Reserved | | Reserved | Reserved | | | | | Func | tional Descri | ption of Regis | ster E | Bits | | | | Reserved | Reserved b | its. Must alwa | ys be set to ze | ero for normal | opera | tion. | | | | Tirq | | | | ineer to verify | | | | | | | | | | of the Main Co | | | | | | | • | nding channel<br>ration is selec | | e available fro | m the | interrupt | FIFO Registe | r. vvnen Iow, | #### **Absolute Maximum Ratings\*** | | Parameter | Symbol | Min. | Max. | Units | |---|--------------------------------------------|----------------------|-----------------------|-----------------------|-------| | 1 | I/O Supply Voltage (V <sub>DD1</sub> ) | V <sub>DD_IO</sub> | -0.5 | 5.0 | V | | 2 | Core Supply Voltage (V <sub>DD2</sub> ) | V <sub>DD_CORE</sub> | -0.5 | 2.5 | V | | 3 | Input Voltage | V <sub>I3</sub> | V <sub>SS</sub> - 0.5 | V <sub>DD1</sub> +0.5 | V | | 4 | Input Voltage on any 5 V Tolerant I/O pins | V <sub>I5</sub> | V <sub>SS</sub> - 0.3 | 7.0 | V | | 5 | Continuous Current at digital outputs | Io | | 20 | mA | | 6 | Package power dissipation | $P_{D}$ | | 3.0 | W | | 7 | Storage temperature | T <sub>S</sub> | -55 | 150 | °C | <sup>\*</sup> Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. #### Recommended Operating Conditions - Voltages are with respect to ground (Vss) unless otherwise stated | | Characteristics | Sym. | Min. | Typ. <sup>‡</sup> | Max. | Units | |---|---------------------------------------------|-----------------|---------------------|-------------------|---------------------|-------| | 1 | Operating Temperature | T <sub>OP</sub> | -40 | | +85 | °C | | 2 | I/O Supply Voltage (V <sub>DD_IO</sub> ) | $V_{DD1}$ | 3.0 | 3.3 | 3.6 | V | | 3 | Core Supply Voltage (V <sub>DD_CORE</sub> ) | $V_{DD2}$ | 1.6 | 1.8 | 2.0 | V | | 4 | Input High Voltage on 3.3 V tolerant I/O | $V_{IH3}$ | 0.7V <sub>DD1</sub> | | $V_{DD1}$ | V | | 5 | Input High Voltage on 5 V tolerant I/O pins | $V_{IH5}$ | 0.7V <sub>DD1</sub> | | 5.5 | V | | 6 | Input Low Voltage | $V_{IL}$ | | | 0.3V <sub>DD1</sub> | V | <sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. ## $\textbf{DC Electrical Characteristics}^{\dagger} \text{ - Voltages are with respect to ground } (V_{ss}) \text{ unless otherwise stated}.$ | | | Characteristics | Sym. | Min. | Typ.‡ | Max. | Units | Test Conditions | |----|-------------|-----------------------------------------------------------------|------------------------------------------------------------------------|---------------------|-------------------|---------------------|----------------|---------------------------------------------------------------------------------------------------------------| | | | Static Supply Current | I <sub>CC</sub> | | | 250 | μΑ | RESET = 0 | | 1 | | IDD_IO (V <sub>DD1</sub> = 3.3 V)<br>Single EV Processor | I <sub>DD_IO</sub> | | 10 | | mA | 32 channels of <b>single</b> EVP are active | | | | IDD_CORE (V <sub>DD2</sub> = 1.8 V)<br>Single EV Processor | I <sub>DD_CORE</sub> | | 65 | | mA | 32 channels of <b>single</b> EVP are active | | 2 | I<br>N<br>P | Power Consumption | P <sub>C</sub> | | 1.2 | | W | All EVP's i.e., <b>256</b> channels are active | | 3 | U<br>T | Input High Voltage | V <sub>IH</sub> | 0.7V <sub>DD1</sub> | | | V | | | 4 | S | Input Low Voltage | V <sub>IL</sub> | | | 0.3V <sub>DD1</sub> | V | | | 5 | | Input Leakage Input Leakage on Pullup Input Leakage on Pulldown | I <sub>IH</sub> /I <sub>IL</sub><br>I <sub>LU</sub><br>I <sub>LD</sub> | | 10<br>-100<br>100 | | μΑ<br>μΑ<br>μΑ | $V_{\rm IN}=V_{\rm SS}$ to $V_{\rm DD1}$ or 5.5 V $V_{\rm IN}=V_{\rm SS}$ $V_{\rm IN}=V_{\rm DD1}$ See Note 1 | | 6 | | Input Pin Capacitance | C <sub>I</sub> | | | 10 | pF | | | 7 | 0 U | Output High Voltage | V <sub>OH</sub> | 0.8V <sub>DD1</sub> | | | V | I <sub>OH</sub> = 12 mA | | 8 | T<br>P | Output Low Voltage | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 12 mA | | 9 | U | High Impedance Leakage | I <sub>OZ</sub> | | | 10 | μА | $V_{IN}=V_{SS}$ to 5.5 V | | 10 | S | Output Pin Capacitance | Co | | | 10 | pF | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. ‡ Typical figures are at 25°C, V<sub>DD1</sub> =3.3 V and are for design aid only: not guaranteed and not subject to production testing. Note 1: Typical leakage for TMS and TRSTB pins is ~ 1mA max due to lower effective resistance due to parallelled EVPs. ### AC Electrical Characteristics<sup>†</sup> - Timing Parameter Measurement Voltage Levels - Voltages are with respect to ground (V<sub>ss</sub>) unless otherwise stated. | | Characteristics | Sym. | Level | Units | Conditions | |---|---------------------------------------|-----------------|---------------------|-------|------------| | 1 | CMOS Threshold | V <sub>TT</sub> | 0.5V <sub>DD1</sub> | V | | | 2 | CMOS Rise/Fall Threshold Voltage High | $V_{HM}$ | 0.7V <sub>DD1</sub> | V | | | 3 | CMOS Rise/Fall Threshold Voltage Low | $V_{LM}$ | 0.3V <sub>DD1</sub> | V | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. #### AC Electrical Characteristics<sup>†</sup> - Frame Pulse and C4i | | Characteristic | Sym. | Min. | Typ.‡ | Max. | Units | Notes | |---|----------------------------------------------------------------------------|---------------------------------|------|-------|---------------------------|-------|-------| | 1 | Frame pulse width (ST-BUS, GCI) | t <sub>FPW</sub> | 20 | | 2*<br>t <sub>CP</sub> -20 | ns | | | 2 | Frame Pulse Setup time before C4i falling (ST-BUS or GCI) | t <sub>FPS</sub> | 10 | 122 | 150 | ns | | | 3 | Frame Pulse Hold Time from $\overline{\text{C4i}}$ falling (ST-BUS or GCI) | t <sub>FPH</sub> | 10 | 122 | 150 | ns | | | 4 | C4i Period | t <sub>CP</sub> | 190 | 244 | 300 | ns | | | 5 | C4i Pulse Width High | t <sub>CH</sub> | 85 | | 150 | ns | | | 6 | C4i Pulse Width Low | t <sub>CL</sub> | 85 | | 150 | ns | | | 7 | C4i Rise/Fall Time | t <sub>r</sub> , t <sub>f</sub> | | | 10 | ns | | ## AC Electrical Characteristics<sup>†</sup> - Serial Streams for ST-BUS and GCI Backplanes | | Characteristic | Sym. | Min. | Typ. <sup>‡</sup> | Max. | Units | Test Conditions | |---|------------------------------------|------------------|------|-------------------|------|-------|-----------------| | 1 | Rin/Sin Set-up Time | t <sub>SIS</sub> | 10 | | | ns | | | 2 | Rin/Sin Hold Time | t <sub>SIH</sub> | 10 | | | ns | | | 3 | Rout/Sout Delay - Active to Active | t <sub>SOD</sub> | | | 60 | ns | | | 4 | Output Data Enable (ODE)<br>Delay | t <sub>ODE</sub> | | | 30 | ns | | # $\textbf{AC Electrical Characteristics}^{\dagger} \textbf{- Master Clock} \textbf{- Voltages are with respect to ground ($V_{SS}$)}. \textbf{ unless otherwise stated}.$ | | Characteristic | Sym. | Min. | Typ. <sup>‡</sup> | Max. | Units | Notes | |---|-----------------------------------------------|----------------------------------------|-------------|-------------------|--------------|------------|-------| | 1 | Master Clock Frequency, - Fsel = 0 - Fsel = 1 | f <sub>MCF0</sub><br>f <sub>MCF1</sub> | 19.0<br>9.5 | 20.0<br>10.0 | 21.0<br>10.5 | MHz<br>MHz | | | 2 | Master Clock Low | t <sub>MCL</sub> | 20 | | | ns | | | 3 | Master Clock High | t <sub>MCH</sub> | 20 | | | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. ‡ Typical figures are at 25°C, V<sub>DD1</sub> = 3.3 V and for design aid only: not guaranteed and not subject to production testing. <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. ‡ Typical figures are at 25°C, V<sub>DD1</sub> = 3.3 V and for design aid only: not guaranteed and not subject to production testing. <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. ‡ Typical figures are at 25°C, V<sub>DD1</sub> = 3.3 V and for design aid only: not guaranteed and not subject to production testing. ## AC Electrical Characteristics<sup>†</sup> - Motorola Non-Multiplexed Bus Mode | | Characteristics | Sym. | Min. | Typ. <sup>‡</sup> | Max. | Units | Test Conditions | |----|-------------------------------|------------------|------|-------------------|------|-------|-----------------| | 1 | CS setup from DS falling | t <sub>CSS</sub> | 0 | | | ns | | | 2 | R/W setup from DS falling | t <sub>RWS</sub> | 0 | | | ns | | | 3 | Address setup from DS falling | t <sub>ADS</sub> | 0 | | | ns | | | 4 | CS hold after DS rising | t <sub>CSH</sub> | 0 | | | ns | | | 5 | R/W hold after DS rising | t <sub>RWH</sub> | 0 | | | ns | | | 6 | Address hold after DS rising | t <sub>ADH</sub> | 0 | | | ns | | | 7 | Data delay on read | t <sub>DDR</sub> | | | 79 | ns | | | 8 | Data hold on read | t <sub>DHR</sub> | 3 | | 15 | ns | | | 9 | Data setup on write | t <sub>DSW</sub> | 0 | | | ns | | | 10 | Data hold on write | t <sub>DHW</sub> | 0 | | | ns | | | 11 | Acknowledgment delay | t <sub>AKD</sub> | | | 80 | ns | | | 12 | Acknowledgment hold time | t <sub>AKH</sub> | 0 | | 8 | ns | | | 13 | IRQ delay | t <sub>IRD</sub> | 20 | | 65 | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. ‡ Typical figures are at 25°C, V<sub>DD1</sub> = 3.3 V and for design aid only: not guaranteed and not subject to production testing. Figure 14 - ST-BUS Timing at 2.048 Mb/s Figure 15 - GCI Interface Timing at 2.048 Mb/s Figure 16 - Output Driver Enable (ODE) Figure 17 - Master Clock Figure 18 - Motorola Non-Multiplexed Bus Timing # For more information about all Zarlink products visit our Web Site at www.zarlink.com Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink. This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request. Purchase of Zarlink's I<sup>2</sup>C components conveys a licence under the Philips I<sup>2</sup>C Patent rights to use these components in and I<sup>2</sup>C System, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc. Copyright Zarlink Semiconductor Inc. All Rights Reserved. TECHNICAL DOCUMENTATION - NOT FOR RESALE