**Errata sheet** 

## **Document information**

| Information | Content                                                                                                                                                                                                                                     |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Keywords    | MC33978EK, MC34978EK, PC33978ES, MC33978AEK, MC33978AES, MC34978AEK, MC34978AES                                                                                                                                                             |
| Abstract    | This errata sheet describes both the known functional problems and any deviations from the electrical specifications known at the release date of this document. Each deviation is assigned a number and its history is tracked in a table. |



MC33978 mask N11P errata

# 1 Revision history

# Table 1. Revision history

| Rev | Date   | Description                                                                          |
|-----|--------|--------------------------------------------------------------------------------------|
| 1.0 | 6/2015 | Initial release                                                                      |
|     | 8/2016 | Updated to NXP document form and style                                               |
| 2.0 | 1/2017 | <ul><li>Updated document format</li><li>Added ER02 as per CIN # 201612010I</li></ul> |

MC33978 mask N11P errata

# 2 Product identification

This errata document applies to the following SMARTMOS devices:

Table 2. Orderable part number identification

| Part number              | Version | Mask ID | Package              | Chip marking |
|--------------------------|---------|---------|----------------------|--------------|
| MC33978EK                | P2.1    | N11P    | 32-pin SOICW-EP      | MC33978EK    |
| MC34978EK                | P2.1    | N11P    | 32-pin SOICW-EP      | MC34978EK    |
| PC33978ES <sup>[1]</sup> | P2.1    | N11P    | 32-pin QFN (WF-type) | PC33978      |
| MC33978AEK               | P2.2    | N11P    | 32-pin SOICW-EP      | MC33978AEK   |
| MC33978AES               | P2.2    | N11P    | 32-pin QFN (WF-TYPE) | M33978A      |
| MC34978AEK               | P2.2    | N11P    | 32-pin SOICW-EP      | MC34978AEK   |
| MC34978AES               | P2.2    | N11P    | 32-pin QFN (WF-TYPE) | M34978A      |

<sup>[1]</sup> For the QFN version (suffix ES), ER01 applies to pre-production (PC) samples only.

# 2.1 Device part number prefixes

Some device samples are marked with a PC prefix. A PC prefix indicates a prototype device which has undergone basic testing only. After full characterization and qualification, devices are marked with the MC prefix.

# 2.2 Device build information / date code

Device markings indicate build information containing the week and year of manufacture. The date is coded with the last four characters of the nine character build information code (e.g. "CTZW1025"). The date is coded as four numerical digits, where the first two digits indicate the year and the last two digits indicate the week. For instance, the date code "1025" indicates the 25th week of the year 2010.

MC33978 mask N11P errata

# **Errata overview**

**Table 3. Functional problems table** 

| Functional problems | Short description                                                                     | Severity level [1][2][3][4] | Solution                     | Detailed description |
|---------------------|---------------------------------------------------------------------------------------|-----------------------------|------------------------------|----------------------|
| ER01                | WAKE_B fails to pull-down in normal mode without V <sub>DDQ</sub>                     | Medium                      | Fix in silicon revision P2.2 | Section 4.1          |
| ER02                | AMUX output<br>voltage deviates<br>when there are<br>negative inputs on<br>SGx or SPx | Low                         | None                         | Section 4.2          |

- High: Failure mode that severely inhibits the use of the device for all or a majority of intended applications Medium: Failure mode that might restrict or limit the use of the device for all or a majority of intended applications Low: Unexpected behavior that does not cause significant problems for the intended applications of the device Enhancement: Improvement made to the device due to previously found issues on the design
- [1] [2] [3] [4]

MC33978 mask N11P errata

# 4 Functional problems description

# 4.1 ER01—WAKE\_B fails to pull-down in normal mode without V<sub>DDQ</sub>

## 4.1.1 Severity level

Medium

## 4.1.2 Introduction

When operating as an OUTPUT, WAKE\_B may exhibit erratic behavior under the following circumstances:

- The MC33978 is in LPM, WAKE\_B is released and is expected to be pulled up externally to  $V_{BATP}$  to assert the ENABLE\_B of the external  $V_{DDQ}$  regulator HIGH, which turns the  $V_{DDQ}$  rail OFF.
- A switch change is detected. The device wakes up from LPM but WAKE\_B is unable
  to be pulled down to 0 V and fails to enable the V<sub>DDQ</sub> regulator. Hence no complete
  system wake-up is possible.

#### 4.1.3 Problem

The WAKE\_B internal block is currently powered by  $V_{DDQ}$ . When  $V_{DDQ}$  is lost, there is no signal to drive the gate of the open drain FET and pull the WAKE\_B pin low.

This issue is present solely at the system level and only impacts applications implementing the WAKE\_B as the control signal for the  $V_{DDQ}$  voltage rail. For those applications in which  $V_{DDQ}$  is always ON, this issue should not be a problem.

#### 4.1.4 Work-around

No work-around

## **4.1.5** Fix plan

Will be fixed in silicon 2.2

MC33978 mask N11P errata

# 4.2 ER02—AMUX output voltage deviates when there are negative inputs on SGx or SPx

# 4.2.1 Severity level

Low

#### 4.2.2 Introduction

AMUX output voltage deviates when there are negative inputs on other SGx or SPx channels.

By design, the multiplexer for AMUX operates only in the positive 0 V to 5.0 V range and does not take into account negative inputs. From that perspective, it works as designed. However, in customer applications that exclude the AMUX channel, the other SGx and SPx pins are allowed a minimum -1.0 V negative input. The SGx or SPx negative inputs may cause the AMUX output to deviate from its input.

# 4.2.3 Problem

Negative voltages are turning on parasitic devices on SGx/SPx channels, causing AMUX input voltage error.

This issue is present at the system level and only impacts applications in which the MCU reads the AMUX when there is negative input on other SGx or SPx channels. This issue is not a problem for those applications in which AMUX is not used or negative inputs are not present on SGx or SPx.

#### 4.2.4 Work-around

The MCU should read the AMUX only when no negative offset is present on any of the SGx/SPx input pins

# **4.2.5** Fix plan

None

## MC33978 mask N11P errata

# 5 Legal information

## 5.1 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

## 5.2 Disclaimers

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume

any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/ or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/salestermsandconditions.

## 5.3 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

NXP — is a trademark of NXP B.V.

the NXP logo — is a trademark of NXP B.V.

Freescale — is a trademark of NXP B.V.

the Freescale logo — is a trademark of NXP B.V.

# MC33978 mask N11P errata

# **Tables**

| Tab. 1. | Revision history2                     | Tab. 3. | Functional problems table4 |
|---------|---------------------------------------|---------|----------------------------|
| Tab. 2. | Orderable part number identification3 |         |                            |

**NXP Semiconductors** 

# MC33978ER

# MC33978 mask N11P errata

# **Contents**

| 1     | Revision history                         | 2 |
|-------|------------------------------------------|---|
| 2     | Product identification                   | 3 |
| 2.1   | Device part number prefixes              | 3 |
| 2.2   | Device build information / date code     | 3 |
| 3     | Errata overview                          | 4 |
| 4     | Functional problems description          | 5 |
| 4.1   | ER01—WAKE_B fails to pull-down in normal |   |
|       | mode without VDDQ                        | 5 |
| 4.1.1 | Severity level                           | 5 |
| 4.1.2 | Introduction                             | 5 |
| 4.1.3 | Problem                                  | 5 |
| 4.1.4 | Work-around                              | 5 |
| 4.1.5 | Fix plan                                 | 5 |
| 4.2   | ER02—AMUX output voltage deviates when   |   |
|       | there are negative inputs on SGx or SPx  | 6 |
| 4.2.1 | Severity level                           | 6 |
| 4.2.2 | Introduction                             | 6 |
| 4.2.3 | Problem                                  | 6 |
| 4.2.4 | Work-around                              | 6 |
| 4.2.5 | Fix plan                                 | 6 |
| 5     | Legal information                        | 7 |

# © NXP B.V. 2017. All rights reserved

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Released on 11 January 2017