Serial EEPROM Series Standard EEPROM # Plug & Play EEPROM # **BR34E02-3** # **General Description** BR34E02-3 is 256 × 8 bit Electrically Erasable PROM (Based on Serial Presence Detect) #### **Features** - 256 × 8 bit Architecture Serial EEPROM - Wide Operating Voltage Range: 1.7V to 5.5V - Two-Wire Serial Interface - Self-Timed Erase and Write Cycle - Page Write Function (16byte) - Write Protect Mode Settable Reversible Write Protect Function: 00h-7Fh Write Protect 1 (Onetime Rom): 00h-7Fh Write Protect 2 (Hardwire WP PIN): 00h-FFh ■ Low Power consumption ➤ Write (at 1.7V) : 0.4mA (typ) ➤ Read (at 1.7V) : 0.1mA (typ) ➤ Standby (at 1.7V) : 0.1μA (typ) - Prevention of Write Mistake - Write Protect Feature (WP pin) - > Prevention of Write Mistake at Low Voltage - High Reliability Fine Pattern CMOS Technology - More than 1 million write cycles - More than 40 years data retention - Noise Reduction Filtered Inputs in SCL / SDA - Initial delivery state FFh #### Packages W(Typ) x D(Typ) x H(Max) #### BR34E02-3 | • | · | | | | | |---|--------------|------------|--------------|-------------------------|--------------| | | Capacity | Bit Format | Туре | Power Source<br>Voltage | Package | | | 01/hit 050v0 | | BR34E02FVT-3 | 1.7V to 5.5V | TSSOP-B8 | | | 2Kbit | 256x8 | BR34E02NUX-3 | 1.7 V 10 5.5 V | VSON008X2030 | # **Absolute Maximum Ratings** (Ta=25°C) | Solute Maxillium Natings | (1a-25 C) | | | | |----------------------------------------------------|------------------|--------------------|-------|-------------------------------------------------| | Parameter | Symbol | Rating | Unit | Remark | | Supply Voltage | Vcc | -0.3 to +6.5 | V | | | Power Dissipation | Pd | 330 (TSSOP-B8) | mW | Derate by 3.3mW/°C when operating above Ta=25°C | | Power Dissipation | Fu | 300 (VSON008X2030) | IIIVV | Derate by 3.0mW/°C when operating above Ta=25°C | | Storage Temperature | Tstg | -65 to +125 | °C | | | Operating Temperature | Topr | -40 to +85 | °C | | | Input Voltage / Output<br>Voltage (A0) | - | -0.3 to 10.0 | V | | | Input Voltage / Output<br>Voltage (others) | - | -0.3 to Vcc+1.0 | V | | | Electrostatic discharge voltage (human body model) | V <sub>ESD</sub> | -4000 to +4000 | V | | # Memory Cell Characteristics (Ta=25°C, V<sub>CC</sub>=1.7V to 5.5V) | Parameter | | Unit | | | |-------------------------------|-----------|------|-----|-------| | Farameter | Min | Тур | Max | Offic | | Write / Erase Cycle (1) | 1,000,000 | - | - | Times | | Data Retention <sup>(1)</sup> | 40 | - | - | Years | (1) Not 100% TESTED OProduct structure: Silicon monolithic integrated circuit OThis product has no designed protection against radioactive rays **Recommended Operating Ratings** | Parameter | Symbol | Rating | Unit | |----------------|----------|----------------------|------| | Supply Voltage | Vcc | 1.7 to 5.5 | V | | Input Voltage | $V_{IN}$ | 0 to V <sub>CC</sub> | V | # **DC Characteristics** (Unless otherwise specified Ta=-40 $^{\circ}$ C to +85 $^{\circ}$ C, V<sub>CC</sub> =1.7V to 5.5V) | Parameter | Cymbol | Limit | | | Unit | Test Conditions | | |-------------------------|------------------|---------|-----|---------|-------|--------------------------------------------------------------------------------------------------------------------|--| | Farameter | Symbol | Min | Тур | Max | Offic | rest Conditions | | | Input High Voltage | V <sub>IH</sub> | 0.7 Vcc | - | Vcc+1.0 | V | | | | Input Low Voltage | V <sub>IL</sub> | -0.3 | - | 0.3 Vcc | V | | | | Output Low Voltage 1 | V <sub>OL1</sub> | - | - | 0.4 | V | $I_{OL}$ =2.1mA, 2.5V $\leq$ V <sub>CC</sub> $\leq$ 5.5V(SDA) | | | Output Low Voltage 2 | V <sub>OL2</sub> | - | - | 0.2 | V | $I_{OL}$ =0.7mA, 1.7V $\leq$ V <sub>CC</sub> <2.5V(SDA) | | | Input Leakage Current 1 | I <sub>LI1</sub> | -1 | - | 1 | μΑ | V <sub>IN</sub> =0V to V <sub>CC</sub> (A0, A1, A2, SCL) | | | Input Leakage Current 2 | I <sub>LI2</sub> | -1 | - | 15 | μΑ | V <sub>IN</sub> =0V to V <sub>CC</sub> (WP) | | | Input Leakage Current 3 | I <sub>LI3</sub> | -1 | - | 20 | μΑ | V <sub>IN</sub> =V <sub>HV</sub> (A0) | | | Output Leakage Current | I <sub>LO</sub> | -1 | - | 1 | μΑ | V <sub>OUT</sub> =0V to V <sub>CC</sub> | | | Supply Current (Write) | I <sub>CC1</sub> | - | - | 2.0 | mA | V <sub>CC</sub> =5.5V, f <sub>SCL</sub> =400kHz, t <sub>WR</sub> =5ms<br>Byte Write<br>Page Write<br>Write Protect | | | Supply Current (Read) | Icc2 | - | - | 0.5 | mA | V <sub>CC</sub> =5.5V, f <sub>SCL</sub> =400kHz<br>Random Read<br>Current Read<br>Sequential Read | | | Standby Current | I <sub>SB</sub> | - | - | 2.0 | μA | V <sub>CC</sub> =5.5V, SDA, SCL= V <sub>CC</sub><br>A0, A1, A2=GND, WP=GND | | | A0 HV Voltage | $V_{HV}$ | 7 | - | 10 | V | V <sub>HV</sub> -V <sub>CC</sub> ≧4.8V | | # **AC Characteristics** (Unless otherwise specified Ta=-40 $^{\circ}$ C to +85 $^{\circ}$ C, V<sub>CC</sub> =1.7V to 5.5V) | Parameter | Cumbal | | Unit | | | |--------------------------------------|----------------------|-----|------|-----|-------| | Farameter | Symbol | Min | Тур | Max | Offic | | Clock Frequency | f <sub>SCL</sub> | - | - | 400 | kHz | | Data Clock High Period | t <sub>HIGH</sub> | 0.6 | - | - | μs | | Data Clock Low Period | $t_{LOW}$ | 1.2 | - | - | μs | | SDA and SCL Rise Time <sup>(1)</sup> | t <sub>R</sub> | - | - | 0.3 | μs | | SDA and SCL Fall Time <sup>(1)</sup> | t <sub>F</sub> | - | - | 0.3 | μs | | Start Condition Hold Time | t <sub>HD:STA</sub> | 0.6 | - | - | μs | | Start Condition Setup Time | t <sub>SU:STA</sub> | 0.6 | - | - | μs | | Input Data Hold Time | t <sub>HD:DAT</sub> | 0 | - | - | ns | | Input Data Setup Time | t <sub>SU:DAT</sub> | 100 | - | - | ns | | Output Data Delay Time | t <sub>PD</sub> | 0.1 | - | 0.9 | μs | | Output Data Hold Time | $t_{DH}$ | 0.1 | - | - | μs | | Stop Condition Setup Time | t <sub>SU:STO</sub> | 0.6 | - | - | μs | | Bus Free Time | t <sub>BUF</sub> | 1.2 | - | - | μs | | Write Cycle Time | t <sub>WR</sub> | - | - | 5 | ms | | Noise Spike Width (SDA and SCL) | tı | - | - | 0.1 | μs | | WP Hold Time | t <sub>HD:WP</sub> | 0 | - | - | μs | | WP Setup Time | t <sub>SU:WP</sub> | 0.1 | - | - | μs | | WP High Period | t <sub>HIGH:WP</sub> | 1.0 | - | - | μs | <sup>(1)</sup> Not 100% TESTED # **Serial Input / Output Timing** Figure 1-(a). Serial Input / Output Timing Figure 1-(d). WP Timing of the Write Operation OSDA data is latched into the chip at the rising edge of SCL clock. OOutput data toggles at the falling edge of SCL clock. Figure 1-(b). Start/Stop Bit Timing Figure 1-(e). WP Timing of the Write Cancel Operation Figure 1-(c). Write Cycle Timing - OFor WRITE operation, WP must be "Low" from the rising edge of the clock (which takes in D0 of first byte) until the end of $t_{WR}$ . (See Figure 1-(d) ) During this period, WRITE operation can be canceled by setting WP "High". (See Figure 1-(e)) - OWhen WP is set to "High" during $t_{WR}$ , WRITE operation is immediately ceased, making the data unreliable. It must then be re-written. # **Block Diagram** # **Pin Configuration** # **Pin Descriptions** | Pin Name | Input/Output | Descriptions | | | |------------|--------------|--------------------------------------------------------------------------------|--|--| | VCC | - | Power supply | | | | GND | - | Ground 0V | | | | A0, A1, A2 | IN | Slave address set <sup>(1)</sup> | | | | SCL | IN | Serial clock input | | | | SDA | IN / OUT | Slave and word address <sup>(2)</sup><br>Serial data input, serial data output | | | | WP | IN | Write protect input <sup>(3)</sup> | | | <sup>(1)</sup> A0, A1 and A2 are not allowed to use as open. <sup>(2)</sup> Open drain output requires a pull-up resistor. <sup>(3)</sup> WP Pin has a Pull-Down resistor. Please leave unconnected or connect to GND when not in use. # **Typical Performance Curves** Figure 2. Input High Voltage vs Supply Voltage (A0, A1, A2, SCL, SDA, WP) Input Low Voltage: V<sub>IL</sub>(V) Output Low Voltage2: Vol2(V) Figure 3. Input Low Voltage vs Supply Voltage (A0, A1, A2, SCL, SDA, WP) Figure 4. Output Low Voltage1 vs Output Low Current (Vcc=2.5V) Figure 5. Output Low Voltage2 vs Output Low Current (Vcc=1.7V) Figure 6. Input Leakage Current1 vs Supply Voltage (A0, A1, A2, SCL) Figure 7. Input Leakage Current2 vs Supply Voltage (WP) Figure 8. Output Leakage Current vs Supply Voltage (SDA) Figure 9. Supply Current (WRITE) vs Supply Voltage $(f_{SCL}=400kHz)$ Figure 10. Supply Current (READ) vs Supply Voltage $(f_{SCL}=400kHz)$ Figure 11. Standby Current vs Supply Voltage Figure 12. Clock Frequency vs Supply Voltage Figure 13. Data Clock High Period vs Supply Voltage Figure 14. Data Clock Low Period vs Supply Voltage Figure 15. Start Condition Hold Time vs Supply Voltage Figure 16. Start Condition Setup Time vs Supply Voltage Figure 17. Input Data Hold Time vs Supply Voltage (HIGH) Figure 18. Input Data Hold Time vs Supply Voltage (LOW) Figure 19. Input Data Setup Time vs Supply Voltage (HIGH) Figure 20. Input Data Setup Time vs Supply Voltage (LOW) Supply Voltage: V<sub>CC</sub>(V) Figure 21. Low Output Data Delay Time vs Supply Voltage Figure 22. High Output Data Delay Time vs Supply Voltage Figure 23. Stop Condition Setup Time vs Supply Voltage Figure 24. Bus Free Time vs Supply Voltage Figure 25. Write Cycle Time vs Supply Voltage Write Cycle Time: twR(ms) Figure 26. Noise Spike Width vs Supply Voltage (SCL H) Figure 27. Noise Spike Width vs Supply Voltage (SCL L) 0.6 Ta=-40°C Noise Spike Width(SDA L): t<sub>l</sub>(µs) 0.5 Ta=25°C Ta=85°C 0.4 0.3 0.2 0.1 0 0 1 2 3 4 5 б Figure 28. Noise Spike Width vs Supply Voltage (SDA H) Figure 29. Noise Spike Width vs Supply Voltage (SDA L) Supply Voltage: Vcc(V) Noise Spike Width(SDA H): t<sub>l</sub>(µs) Figure 30. WP Hold Time vs Supply Voltage Figure 31. WP Setup Time vs Supply Voltage Supply Voltage : $V_{CC}(V)$ Figure 32. WP High Period vs Supply Voltage ### **Timing Chart** #### 1. I<sup>2</sup>C BUS Data Communication I<sup>2</sup>C BUS data communication starts by start condition input, and ends by stop condition input. Data is always 8bit long, and acknowledge is always required after each byte. I<sup>2</sup>C BUS data communication with several devices is possible by connecting with 2 communication lines: serial data (SDA) and serial clock (SCL). Among the devices, there should be a "master" that generates clock and control communication start and end. The rest become "slave" which are controlled by an address peculiar to each device, like this EEPROM. The device that outputs data to the bus during data communication is called "transmitter", and the device that receives data is called "receiver". #### 2. START Condition (START bit Recognition) - (1) Before executing each command, start condition (start bit) where SDA goes from 'HIGH' down to 'LOW' when SCL is 'HIGH' is necessary. - (2) This IC always detects whether SDA and SCL are in start condition (start bit) or not, therefore, unless this condition is satisfied, any command cannot be executed. #### 3. STOP Condition (STOP bit Recognition) (1) Each command can be ended by a stop condition (stop bit) where SDA goes from 'LOW' to 'HIGH' while SCL is 'HIGH'. (See Figure 1-(b) START/STOP Bit Timing) #### 4. Write Protect By Soft Ware (1) Set Write Protect command and permanent set Write Protect command set data of 00h to 7Fh in 256 words write protection block. Clear Write Protect command can cancel write protection block which is set by set write Protect command. Cancel of write protection block which is set by permanent set Write Protect command at once is impossibility. When these commands are carried out, WP pin must be OPEN or GND. ### 5. Acknowledge - (1) Acknowledge is a software used to indicate successful data transfers. The Transmitter device will release the BUS after transmitting eight bits. When inputting the slave address during write or read operation, the Transmitter is the μ-COM. When outputting the data during read operation, the Transmitter is the EEPROM. - (2) During the ninth clock cycle the Receiver will pull the SDA line Low to verify that the eight bits of data have been received. (When inputting the slave address during write or read operation, EEPROM is the receiver. When outputting the data during read operation the receiver is the μ-COM.) - (3) The device will respond with an Acknowledge after recognition of a START condition and its slave address (8bit). - (4) In WRITE mode, the device will respond with an Acknowledge after the receipt of each subsequent 8-bit word (word address and write data). - (5) In READ mode, the device will transmit eight bits of data, release the SDA line, and monitor the line for an Acknowledge. - (6) If an Acknowledge is detected and no STOP condition is generated by the Master, the device will continue to transmit the data. If an Acknowledge is not detected, the device will terminate further data transmissions and await a STOP condition before returning to standby mode. # 6. Device Addressing Following a START condition, the Master outputs the Slave address to be accessed. The most significant four bits of the slave address are the "device type indentifier." For this EEPROM it is "1010." (For WP register access this code is "0110".) The next three bits identify the specified device on the BUS (device address). The device address is defined by the state of the A0,A1 and A2 input pins. This IC works only when the device address input from the SDA pin corresponds to the status of the A0,A1 and A2 input pins. Using this address scheme allows up to eight devices to be connected to the BUS. The last bit of the stream (R/W····READ/WRITE) determines the operation to be performed. $R/\overline{W}=0$ ···· WRITE (including word address input of Random Read) $R/\overline{W}=1$ ···· READ | Slave | Address S | Set Pin | Device Type | Devi | Device Address | | Read Write Mode | Access Area | |-------|-----------|---------|-------------|------|----------------|----|-----------------|----------------------------------------------| | A2 | A1 | A0 | 1010 | A2 | A1 | A0 | R/W | 2kbit Access to Memory | | A2 | A1 | A0 | | A2 | A1 | A0 | R/W | Access to Permanent Set Write Protect Memory | | GND | GND | VHV | 0110 | 0 | 0 | 1 | R/W | Access to Set Write Protect Memroy | | GND | VCC | VHV | | 0 | 1 | 1 | R/W | Access to Clear Write Protect Memory | 7. Write Protect Pin (WP) When WP pin set to Vcc (H level), write protect is set for 256 words (all address). When WP pin set to GND (L level), it is enable to write 256 words (all address). If permanent protection is done by Write Protect command, lower half area (00 to 7Fh address) is inhibited writing regardless of WP pin state. WP pin has a Pull-Down resistor. Please be left unconnected or connect to GND when WP feature is not in use. # 8. Confirm Write Protect Resistor by ACK According to state of Write Protect Resistor, ACK is as follows. | State of Write<br>Protect Register | WP<br>Input | Input Command | ACK | Address | ACK | Data | ACK | Write<br>Cycle(t <sub>WR</sub> ) | |------------------------------------|-------------|-----------------------------------|--------|------------|--------|----------|--------|----------------------------------| | In case, | | PSWP,SWP,CWP | No ACK | - | No ACK | - | No ACK | No | | protect by PSWP | - | Page or Byte Write<br>(00 to 7Fh) | ACK | WA7 to WA0 | ACK | D7 to D0 | No ACK | No | | | | SWP | No ACK | - | No ACK | - | No ACK | No | | | | CWP | ACK | - | ACK | - | ACK | Yes | | | 0 | PSWP | ACK | - | ACK | - | ACK | Yes | | In case,protect by | | Page or Byte Write<br>(00 to 7Fh) | ACK | WA7 to WA0 | ACK | D7 to D0 | No ACK | No | | SWP | 1 | SWP | No ACK | - | No ACK | - | No ACK | No | | | | CSP | ACK | - | ACK | - | No ACK | No | | | | PSWP | ACK | - | ACK | - | No ACK | No | | | | Page or Byte Write | ACK | WA7 to WA0 | ACK | D7 to D0 | No ACK | No | | | 0 | PSWP, SWP, CWP | ACK | - | ACK | - | ACK | Yes | | In case, | U | Page or Byte Write | ACK | WA7 to WA0 | ACK | D7 to D0 | ACK | Yes | | Not protect | 1 | PSWP, SWP, CWP | ACK | - | ACK | - | No ACK | No | | | 1 | Page or Byte Write | ACK | WA7 to WA0 | ACK | D7 to D0 | No ACK | No | Acknowledge when writing data or defining the write-protection (instructions with R/W bit=0) - is Don't Care | State of Write Protect Register | Command | ACK | Address | ACK | Data | ACK | |---------------------------------|----------------|----------|---------|--------|------|--------| | In case, protect by PSWP | PSWP, SWP, CWP | No ACK - | | No ACK | ı | No ACK | | | SWP | No ACK | - | No ACK | - | No ACK | | In case, protect by SWP | CWP | ACK | - | No ACK | - | No ACK | | | PSWP | ACK | - | No ACK | - | No ACK | | Case, Not protect | PSWP, SWP, CWP | ACK | - | No ACK | - | No ACK | Acknowledge when reading data the write-protection (instructions with R/W bit=1) #### Command #### 1. Write Cycle During WRITE CYCLE operation data is written in the EEPROM. The Byte Write Cycle is used to write only one byte. In the case of writing continuous data consisting of more than one byte, Page Write is used. The maximum bytes that can be written at one time is 16 bytes. Figure 34. Page Write Cycle Timing - (1) With this command the data is programmed into the indicated word address. - (2) When the Master generates a STOP condition, the device begins the internal write cycle to the nonvolatile memory array. - (3) Once programming is started no commands are accepted for t<sub>WR</sub> (5ms max). - (4) This device is capable of 16-byte Page Write operations. - (5) If the Master transmits more than 16 words prior to generating the STOP condition, the address counter will "roll over" and the previously transmitted data will be overwritten. When two or more byte of data are input, the four low order address bits are internally incremented by one after the receipt of each word, while the four higher order bits of the address (WA7 to WA4) remain constant. #### 2. Read Cycle During Read Cycle operation data is read from the EEPROM. The Read Cycle is composed of Random Read Cycle and Current Read Cycle. The Random Read Cycle reads the data in the indicated address. The Current Read Cycle reads the data in the internally indicated address and verifies the data immediately after the Write Operation. The Sequential Read operation can be performed with both Current Read and Random Read. With the Sequential Read Cycle it is possible to continuously read the next data. Figure 35. Random Read Cycle Timing Figure 36. Current Read Cycle Timing - (1) Random Read operation allows the Master to access any memory location indicated by word address. - (2) In cases where the previous operation is Random or Current Read (which includes Sequential Read), the internal address counter is increased by one from the last accessed address (n). Thus Current Read outputs the data of the next word address (n+1). - (3) If an Acknowledge is detected and no STOP condition is generated by the Master (μ-COM), the device will continue to transmit data. (It can transmit all data (2kbit 256word)) - (4) If an Acknowledge is not detected, the device will terminate further data transmissions and await a STOP condition before returning to standby mode. - (5) If an Acknowledge is detected with the "Low" level (not "High" level), the command will become Sequential Read, and the next data will be transmitted. Therefore, the Read command is not terminated. In order to terminate Read input Acknowledge with "High" always, then input a STOP condition. Figure 37. Sequential Read Cycle Timing (With Current Read) # 3. Write Protect Cycle Figure 38. Permanent Set Write Protect Cycle #### (1) Permanent Set Write Protect Cycle - (a) Permanent set Write Protect command set data of 00h to 7Fh in 256 words write protection block. Cancel of write protection block which is set by permanent set Write Protect command at once is impossibility. When these commands are carried out, WP pin must be OPEN or GND. - (b) Permanent Set Write Protect command needs twR from stop condition same as Byte Write and Page Write, during twR, input command is canceled. - (c) Refer to Page14 about reply of ACK in each protect state. Figure 39. Set Write Protect Cycle #### (2) Set Write Protect Cycle - (a) Set Write Protect command set data of 00h to 7Fh in 256 words write protection block. Clear Write Protect command can cancel write protection block which is set by set write Protect command. When these commands are carried out, WP pin must be OPEN or GND. - (b) Set write Protect command needs t<sub>WR</sub> from stop condition same as Byte Write and Page Write, during t<sub>WR</sub>, input command is canceled. - (c) Refer to Page14 about reply of ACK in each protect state. Figure 40. Clear Write Protect Cycle #### (3) Clear Write Protect Cycle - (a) Clear Write Protect command can cancel write protection block which is set by set write Protect command. When these commands are carried out, WP pin must be OPEN or GND. - (b) Clear Write Protect command needs t<sub>WR</sub> from stop condition same as Byte Write and Page Write, during t<sub>WR</sub>, input command is canceled. - (c) Refer to Page14 about reply of ACK in each protect state. #### **Software Reset** Software reset is executed to avoid malfunction after power on and during command input. Software reset has several kinds and 3 kinds of them are shown in the figure below. (Refer to Figure 41.-(a), Figure 41.-(b), and Figure 41.-(c).) Within the dummy clock input area, the SDA bus is released ('H' by pull up) and ACK output and read data '0' (both 'L' level) may be output from EEPROM. Therefore, if 'H' is input forcibly, output may conflict and over current may flow, leading to instantaneous power failure of system power source or influence upon devices. Figure 41-(a). DUMMY CLOCK x 14 + START + START Figure 41-(b). START + DUMMY CLOCK x 9 + START \* COMMAND starts with start condition. #### **Acknowledge Polling** During internal write execution, all input commands are ignored, therefore ACK is not returned. During internal automatic write execution after write cycle input, next command (slave address) is sent. If the first ACK signal sends back 'L', then it means end of write operation, else 'H' is returned, which means writing is still in progress. By the use of acknowledge polling, next command can be executed without waiting for $t_{WR} = 5$ ms. To write continuously, $R/\overline{W} = 0$ , then to carry out current read cycle after write, slave address with $R/\overline{W} = 1$ is sent. If ACK signal sends back 'L', and then execute word address input and data output and so forth. Figure 42. Case of Continuous Write by Acknowledge Polling #### **WP Effective Timing** WP is usually fixed to 'H' or 'L', but when WP is used to cancel write cycle and so on, observe the following WP valid timing. During write cycle execution, inside cancel valid area, by setting WP='H', write cycle can be cancelled. In both byte write cycle and page write cycle, the area from the first start condition of command to the rise of clock to take in D0 of data(in page write cycle, the first byte data) is the cancel invalid area. WP input in this area becomes 'Don't care'. The area from the rise of SCL to take in D0 to the stop condition input is the cancel valid area. Furthermore, after the execution of forced end by WP, the IC enters standby status.. Figure 43. WP Effective Timing #### Command Cancellation from the START and STOP Conditions During command input, by continuously inputting start condition and stop condition, command can be cancelled. (Figure 44.) However, within ACK output area and during data read, SDA bus may output 'L'. In this case, start condition and stop condition cannot be input, so reset is not available. Therefore, execute software reset. When command is cancelled by start-stop condition during random read cycle, sequential read cycle, or current read cycle, internal setting address is not determined. Therefore, it is not possible to carry out current read cycle in succession. To carry out read cycle in succession, carry out random read cycle. Figure 44. Command Cancellation by the START and STOP Conditions during Input of the Slave Address ### I/O Peripheral Circuit ### 1. Pull-Up Resistance of SDA Terminal SDA is NMOS open drain, so it requires a pull up resistor. As for this resistance value ( $R_{PU}$ ), select an appropriate value from microcontroller $V_{IL}$ , $I_L$ , and $V_{OL}$ - $I_{OL}$ characteristics of this IC. If $R_{PU}$ is large, operating frequency is limited. The smaller the $R_{PU}$ , the larger is the supply current (Read). # 2. Maximum R<sub>PU</sub> The maximum value of R<sub>PU</sub> is determined by the following factors. - (1) SDA rise time to be determined by the capacitance (C<sub>BUS</sub>) of bus line and R<sub>PU</sub> of SDA should be t<sub>R</sub> or lower. Furthermore, AC timing should be satisfied even when SDA rise time is slow. - (2) The bus. electric potential (A) to be determined by the input current leak total (I<sub>L</sub>) of device connected to bus at output of 'H' to the SDA line and R<sub>PU</sub> should sufficiently secure the input 'H' level (V<sub>IH</sub>) of microcontroller and EEPROM including recommended noise margin of 0.2Vcc. Vcc-ILRpu-0.2 Vcc $$\ge$$ VIH $$\therefore \text{ RPU } \le \frac{0.8 \text{Vcc-VIH}}{\text{IL}}$$ Examples: When Vcc =3V, IL=10μA, VIH=0.7 Vcc According to (2) RPU $\le \frac{0.8 \text{x}3\text{-}0.7 \text{x}3}{10 \text{x}10^{-6}}$ $$\le 300 \text{ [kΩ]}$$ Microcontroller Microcontroller The CAPACITANCE OF BUS LINE (CBUS) Figure 45. I/O Circuit #### 3. Minimum Rpu The minimum value of RPU is determined by following factors. (1) Meets the condition that Volmax=0.4V, Iolmax=3mA when the output is Low. $$\frac{VCC-VOL}{RPU} \leq IOL$$ $$\therefore RPU \geq \frac{VCC-VOL}{IOL}$$ (2) VOLMAX=0.4V must be lower than the input Low level of the micro controller and the EEPROM including the recommended noise margin of 0.1Vcc. Examples: Vcc=3V, VoL=0.4V, IoL=3mA, the VIL of the micro controller and the EEPROM is VIL=0.3Vcc, #### 4. Pull-up Resistance of SCL Terminal When SCL control is made at the CMOS output port, there is no need for a pull up resistor. But when there is a time where SCL becomes 'Hi-Z', add a pull up resistor. As for the pull up resistor value, one of several $k\Omega$ to several ten $k\Omega$ is recommended in consideration of drive performance of output port of microcontroller. ### A0, A1, A2, WP Pin Connections # 1. Device Address Pin (A0, A1, A2) Connections The status of the device address pins is compared with the device address sent by the Master. One of the devices that are connected to the identical BUS is selected. Pull up or down these pins or connect them to Vcc or GND. Pins that are not used as device address (N.C.Pins) may be High, Low, or Hi-Z. #### 2. WP Pin Connection The WP input allows or prohibits write operations. When WP is High, only Read is available and Write to all address is prohibited. Both Read and Write are available when WP is Low. In the event that the device is used as a ROM, it is recommended that the WP input be pulled up or connected to Vcc. When both READ and WRITE are operated, the WP input must be pulled down or connected to GND or controlled. #### **Microcontroller Connection** #### 1. R<sub>s</sub> In $I^2C$ BUS, it is recommended that SDA port is of open drain input/output. However, when using CMOS input / output of tri state to SDA port, insert a series resistance $R_S$ between the pull up resistor Rpu and the SDA terminal of EEPROM. This is to control over current that may occur when PMOS of the microcontroller and NMOS of EEPROM are turned ON simultaneously. $R_S$ also plays the role of protecting the SDA terminal against surge. Therefore, even when SDA port is open drain input/output, $R_S$ can be used. Figure 46. I/O Circuit Figure 47. Input/Output Collision Timing #### 2. Maximum Value of Rs The maximum value of R<sub>S</sub> is determined by the following relations. - (1) SDA rise time to be determined by the capacitance (C<sub>BUS</sub>) of bus line and R<sub>PU</sub> of SDA should be t<sub>R</sub> or lower. Furthermore, AC timing should be satisfied even when SDA rise time is slow. - (2) The bus' electric potential (A) to be determined by R<sub>PU</sub> and R<sub>S</sub> the moment when EEPROM outputs 'L' to SDA bus should sufficiently secure the input 'L' level (V<sub>IL</sub>) of microcontroller including recommended noise margin of 0.1Vcc. Figure 48. I/O Circuit $$\frac{(\text{Vcc-VoL}) \times \text{Rs}}{\text{RPU+Rs}} + \text{VoL+0.1Vcc} \leq \text{VIL}$$ ∴ Rs $\leq \frac{\text{VIL-VoL-0.1Vcc}}{1.1\text{Vcc-VIL}} \times \text{RPL}$ Examples: When Vcc=3V, VIL=0.3Vcc, VoL=0.4V, RPU=20k According Rs $$\leq \frac{0.3 \times 3 \cdot 0.4 \cdot 0.1 \times 3}{1.1 \times 3 \cdot 0.3 \times 3} \times 20 \times 10^{3}$$ $\leq 1.67[k\Omega]$ # 3. Minimum Value of R<sub>s</sub> The minimum value of $R_S$ is determined by over current at bus collision. When over current flows, noises in power source line and instantaneous power failure of power source may occur. When allowable over current is defined as I, the following relation must be satisfied. Determine the allowable current in consideration of the impedance of power source line in set and so forth. Set the over current to EEPROM at 10mA or lower. Figure 49. I/O Circuit # I/O Equivalence Circuit # 1. Input (A0,A1,A2,SCL) Figure 50. Input Pin Circuit Diagram # 2. Input (SDA) Figure 51. Input Pin Circuit Diagram # 3. Input (WP) Figure 52. Input Pin Circuit Diagram ### **Power-Up/Down Conditions** At power ON, the IC's internal circuits may go through unstable low voltage area as the Vcc rises, making the IC's internal logic circuit not completely reset, hence, malfunction may occur. To prevent this, the IC is equipped with POR circuit and LVCC circuit. To assure the operation, observe the following conditions at power ON. - 1. "SDA='H'" and "SCL='L' or 'H'". - 2. Follow the recommended conditions of t<sub>R</sub>, t<sub>OFF</sub>, V<sub>bot</sub> so that P.O.R. will be activated during power up. | Recommended conditions of tR, tOFF, Vbot | | | | | | |------------------------------------------|------------|------------|--|--|--| | tR | tOFF | Vbot | | | | | Below 10ms | Above 10ms | Below 0.3V | | | | | Below 100ms | Above 10ms | Below 0.2V | | | | 3. Set SDA and SCL so as not to become "Hi-Z". When the above conditions 1 and 2 cannot be observed, take following countermeasures. - (1) In the case when the above condition 1 cannot be observed such that SDA becomes 'L' at power ON. - →Control SCL and SDA as shown below, to make SCL and SDA, 'H' and 'H'. Figure 54. SCL="H" and SDA="L" Figure 55. SCL="L" and SDA="L" - (2) In the case when the above condition 2 cannot be observed. - →After the power source become stable, execute software reset.(Figure 41) - (3) In the case when the above condition 1 and 2 cannot be observed. - →Carry out (1), and then carry out (2). #### **Low Voltage Malfunction Prevention Function** LVCC circuit prevents data rewrite operation at low power, and prevents write error. At LVCC voltage (Typ =1.2V) or below, data rewrite is prevented. # **Noise Countermeasures** ### 1. Bypass Capacitor When noise or surge gets in the power source line, malfunction may occur, therefore, it is recommended to connect a bypass capacitor (0.1µF) between IC Vcc and GND pins. Connect the capacitor as close to IC as possible. In addition, it is also recommended to connect a bypass capacitor between board's Vcc and GND. #### **Operational Notes** - 1. Described numeric values and data are design representative values only, and the values are not guaranteed. - We believe that the application circuit examples in this document are recommendable. However, in actual use, confirm characteristics further sufficiently. If changing the fixed number of external parts is desired, make your decision with sufficient margin in consideration of static characteristics, transient characteristics, and fluctuations of external parts and our LSI. - 3. Absolute maximum ratings If the absolute maximum ratings such as supply voltage, operating temperature range, and so on are exceeded, LSI may be destroyed. Do not supply voltage or subject the IC to temperatures exceeding the absolute maximum ratings. In the case of fear of exceeding the absolute maximum ratings, take physical safety countermeasures such as adding fuses, and see to it that conditions exceeding the absolute maximum ratings should not be supplied to the LSI. - 4. GND electric potential - Set the voltage of GND terminal lowest at any operating condition. Make sure that each terminal voltage is not lower than that of GND terminal. - 5. Thermal design - Use a thermal design that allows for a sufficient margin by taking into account the permissible power dissipation (Pd) in actual operating conditions. - 6. Short between Pins and Mounting Errors - Be careful when mounting the IC on printed circuit boards. The IC may be damaged if it is mounted in a wrong orientation or if pins are shorted together. Short circuit may be caused by conductive particles caught between the pins. - Operating the IC in the presence of strong electromagnetic field may cause malfunction, therefore, evaluate design sufficiently. # **Part Numbering** # **Packaging and Forming Specification** E2 : Embossed tape and reel (TSSOP-B8) : Embossed tape and reel TR (VSON008X2030) # **Physical Dimension Tape and Reel Information** ### TSSOP-B8 # Physical Dimension Tape and Reel Information - Continued VSON008X2030 # **Marking Diagrams** # **Revision History** | Date | Revision | Changes | |-------------|----------|------------------------------------------------------------------------------------------------------------------------| | 07.Sep.2012 | 001 | New Release | | 25.Feb.2013 | 002 | Update some English words, sentences' descriptions, grammar and formatting. | | 31.May.2013 | 003 | P1 Change format of package line-up table. Add VESD in Absolute Maximum Ratings P.4 Add directions in Pin Descriptions | # **Notice** #### **Precaution on using ROHM Products** Our Products are designed and manufactured for application in ordinary electronic equipments (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications. (Note1) Medical Equipment Classification of the Specific Applications | JAPAN | USA | EU | CHINA | |---------|--------|------------|----------| | CLASSⅢ | CLASSⅢ | CLASS II b | CLASSIII | | CLASSIV | | CLASSⅢ | | - 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures: - [a] Installation of protection circuits or other protective devices to improve system safety - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure - 3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary: - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub> - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items - [f] Sealing or coating our Products with resin or other coating materials - [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering - [h] Use of the Products in places subject to dew condensation - 4. The Products are not subject to radiation-proof design. - 5. Please verify and confirm characteristics of the final or mounted products in using the Products. - 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability. - 7. De-rate Power Dissipation (Pd) depending on Ambient temperature (Ta). When used in sealed area, confirm the actual ambient temperature. - 8. Confirm that operation temperature is within the specified range described in the product specification. - 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document. #### Precaution for Mounting / Circuit board design - 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability. - 2. In principle, the reflow soldering method must be used; if flow soldering method is preferred, please consult with the ROHM representative in advance. For details, please refer to ROHM Mounting specification # **Precautions Regarding Application Examples and External Circuits** - If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics. - You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information. #### **Precaution for Electrostatic** This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control). ### **Precaution for Storage / Transportation** - 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where: - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2 - [b] the temperature or humidity exceeds those recommended by ROHM - the Products are exposed to direct sunshine or condensation - [d] the Products are exposed to high Electrostatic - 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period. - 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton. - Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period. #### **Precaution for Product Label** QR code printed on ROHM Products label is for ROHM's internal use only. #### **Precaution for Disposition** When disposing Products please dispose them properly using an authorized industry waste company. #### **Precaution for Foreign Exchange and Foreign Trade act** Since our Products might fall under controlled goods prescribed by the applicable foreign exchange and foreign trade act, please consult with ROHM representative in case of export. #### **Precaution Regarding Intellectual Property Rights** - 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data. ROHM shall not be in any way responsible or liable for infringement of any intellectual property rights or other damages arising from use of such information or data.: - 2. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the information contained in this document. # **Other Precaution** - 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM. - 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM. - 3. In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons. - The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties. #### **General Precaution** - 1. Before you use our Products, you are requested to care fully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of a ny ROHM's Products against warning, caution or note contained in this document. - 2. All information contained in this docume nt is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sale s representative. - 3. The information contained in this doc ument is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate an d/or error-free. ROHM shall not be in an y way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information. Rev.001