## **High Speed Quad MOSFET Driver** #### **Features** - 6.0ns rise and fall time - ▶ 2.0A peak output source/sink current - ▶ 1.8 to 5.0V input CMOS compatible - Smart logic threshold - Low jitter design - Quad matched channels - Drives two N and two P-channel MOSFETs - Outputs can swing below ground - Built-in level translator for negative gate bias - User-defined damping for return-to-zero application - Low inductance quad flat no-lead package - Thermally-enhanced package #### **Applications** - Ultrasound PN code transmitter - Medical ultrasound imaging - Piezoelectric transducer drivers - Non-Destructive Testing (NDT) - High speed level translator - High voltage bipolar pulser #### **General Description** The Supertex MD1812 is a high-speed quad MOSFET driver. It is designed to drive two N and two P-channel high voltage DMOS FETs for medical ultrasound applications, but may be used in any application that needs a high output current for a capacitive load. The input stage of the MD1812 is a high-speed level translator that is able to operate from logic input signals of 1.8 to 5.0V amplitude. An adaptive threshold circuit is used to set the level translator threshold to the average of the input logic 0 and logic 1 levels. The level translator uses a proprietary circuit which provides DC coupling together with high-speed operation. The output stage of the MD1812 has separate power connections enabling the output signal L and H levels to be chosen independently from the driver supply voltages. As an example, the input logic levels may be 0V and 1.8V, the control logic may be powered by +5V and -5V, and the output L and H levels may be varied anywhere over the range of -5.0 to +5.0V. The output stage is capable of peak currents of up to ±2.0 amps depending on the supply voltages used and load capacitance. The OE pin serves a dual purpose. First, its logic H level is used to compute the threshold voltage level for the channel input level translators. Secondly, when OE is low, the outputs are disabled, with the A and C outputs high and the B and D outputs low. This assists in properly pre-charging the coupling capacitors that may be used in series in the gate drive circuit of an external PMOS and NMOS. A built-in level shifter provides PMOS gate negative bias drive. This enables the user-defined damping control to generate return-to-zero bipolar output pulses. ### **Typical Application Circuit** #### **Ordering Information** | Part Number | Package Option | Packing | |-------------|---------------------|-----------| | MD1812K6-G | 16-Lead (4x4mm) QFN | 3000/Reel | -G denotes a lead (Pb)-free / RoHS compliant package ### **Absolute Maximum Ratings** | Parameter | Value | |--------------------------------------------------------------|-----------------------------------------| | V <sub>DD</sub> -V <sub>SS</sub> , Supply voltage | -0.5V to +13.5V | | V <sub>H</sub> , Output high supply voltage | $V_L$ -0.5V to $V_{DD}$ +0.5V | | V <sub>L</sub> , Output low supply voltage | $V_{\rm SS}$ -0.5V to $V_{\rm H}$ +0.5V | | V <sub>ss</sub> , Low side supply voltage | -7.0V to +0.5V | | V <sub>DD</sub> -V <sub>NEG</sub> , Supply voltage | -0.5V to +20V | | $V_{\text{NEG}}$ - $V_{\text{SS}}$ , Negative supply voltage | $V_{ss}$ -10V to $V_{ss}$ +0.5V | | Logic input levels | V <sub>ss</sub> -0.5V to GND +7.0V | | Operating temperature range | -25°C to +125°C | | Storage temperature range | -65°C to +150°C | | Package power dissipation | 2.2W | Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground. ### **Pin Configuration** # **Product Marking** Y = Last Digit of Year Sealed W = Code for Week Sealed L = Lot Number \_\_\_ = "Green" Packaging Package may or may not include the following marks: Si or \$\frac{1}{3}\$ 16-Lead QFN ### **Typical Thermal Resistance** | Package | $oldsymbol{ heta}_{j_{oldsymbol{a}}}$ | |-------------|---------------------------------------| | 16-Lead QFN | 25°C/W | #### **DC Electrical Characteristics** $(V_H = V_{DD} = 12V, V_L = V_{SS} = GND = 0V, V_{NEG} = -6.0V, V_{OE} = 3.3V, T_J = 25^{\circ}C)$ | Sym | Parameter | Min | Тур | Max | Units | Conditions | | | |------------------------------------|------------------------------------|--------------------|-----|--------------------|-------|-------------------------------------|--|--| | V <sub>DD</sub> - V <sub>SS</sub> | Supply voltage | 4.5 | - | 13 | V | 2.5 ≤ V <sub>DD</sub> ≤ 13V | | | | V <sub>DD</sub> - V <sub>NEG</sub> | Supply voltage | - | _ | 18 | V | | | | | V <sub>ss</sub> | Low side supply voltage | -5.5 | _ | 0 | V | | | | | V <sub>H</sub> | Output high supply voltage | V <sub>ss</sub> +2 | _ | V <sub>DD</sub> | V | | | | | V <sub>L</sub> | Output low supply voltage | V <sub>ss</sub> | - | V <sub>DD</sub> -2 | V | | | | | V <sub>NEG</sub> | Negative supply voltage | -9.0 | - | V <sub>ss</sub> -2 | V | May connect to VSS if OUTG not used | | | | I <sub>DDQ</sub> | V <sub>DD</sub> quiescent current | - | 1.5 | - | mA | | | | | I <sub>HQ</sub> | V <sub>H</sub> quiescent current | - | - | 10 | | No input transitions, OE = 1 | | | | I <sub>NEGQ</sub> | V <sub>NEG</sub> quiescent current | - | 150 | - | μA | | | | | I <sub>DD</sub> | V <sub>DD</sub> average current | - | 7.0 | - | | | | | | I <sub>H</sub> | V <sub>H</sub> average current | - | 22 | - | mA | One channel at 5.0Mhz, No load | | | | I <sub>NEG</sub> | V <sub>NEG</sub> average current | - | 1.5 | - | | | | | #### DC Electrical Characteristics (cont.) $(V_H = V_{DD} = 12V, V_L = V_{SS} = GND = 0V, V_{NEG} = -6.0V, V_{OE} = 3.3V, T_J = 25^{\circ}C)$ | Sym | Parameter | Min | Тур | Max | Units | Conditions | | |-----------------|------------------------------|----------------------|-----|-----|-------|-------------------------------------|--| | V <sub>IH</sub> | Input logic voltage high | V <sub>OE</sub> -0.3 | - | 5.0 | V | | | | V <sub>IL</sub> | Input logic voltage low | 0 | - | 0.3 | \ \ \ | For logic inputs INA, INB, INC, and | | | I <sub>IH</sub> | Input logic current high | - | - | 1.0 | | IND | | | I <sub>IL</sub> | Input logic current low | - | - | 1.0 | μA | | | | V <sub>IH</sub> | OE Input logic voltage high | 1.7 | - | 5.0 | V | | | | V <sub>IL</sub> | OE Input logic voltage low | 0 | - | 0.3 | V | For logic input OE | | | R <sub>IN</sub> | Input logic impedance to GND | 10 | 20 | 30 | ΚΩ | | | | C <sub>IN</sub> | Logic input capacitance | - | 5.0 | 10 | pF | | | #### **AC Electrical Characteristics** $(V_H = V_{DD} = 12V, \ V_L = V_{SS} = GND = 0V, \ V_{NEG} = -6.0V, \ V_{OE} = 3.3V, \ T_J = 25^{\circ}C)$ | Sym | Parameter | Min | Тур | Max | Units | Conditions | | | | |---------------------------------------|--------------------------------------------------------------|-----|------|-----|-------|--------------------------------------------------------------------------------|--|--|--| | t <sub>irf</sub> | Input or OE rise & fall time | - | - | 10 | ns | Logic input edge speed requirement | | | | | t <sub>PLH</sub> | Propagation delay when output is from low to high for OUTA-D | - | 7.0 | - | | | | | | | t <sub>PHL</sub> | Propagation delay when output is from high to low for OUTA-D | - | 7.0 | - | no | C <sub>LOAD</sub> = 1000pF, see timing diagram Input signal rise/fall time 2ns | | | | | t <sub>PCG</sub> | Propagation delay INC to OUTG* | - | 40 | - | ns | input signal rise/fall time 2ns<br> *No load | | | | | t, | Output rise time for OUTA-D | - | 6.0 | - | | | | | | | t <sub>f</sub> | Output fall time | - | 6.0 | - | | | | | | | It <sub>r</sub> -t <sub>f</sub> I | Rise and fall time matching | - | 1.0 | - | | | | | | | It <sub>PLH</sub> -t <sub>PHL</sub> I | Propagation low to high and high to low matching | - | 1.0 | - | ns | For each channel | | | | | $\Delta t_{\sf dm}$ | Propagation delay matching | - | ±2.0 | - | ns | Device to device delay match | | | | | t <sub>OE_ON</sub> | Cutaut analys time | - | 200 | - | ns | | | | | | t <sub>OE_OFF</sub> | Output enable time | - | 9.0 | - | ns | 1 | | | | #### **Outputs** $(V_H = V_{DD}^T = 12V, V_L = V_{SS} = GND = 0V, V_{NEG} = -6.0V, V_{OE} = 3.3V, T_J = 25^{\circ}C)$ | Sym | Parameter | Min | Тур | Max | Units | Conditions | |---------------------|-------------------------------------|-----|-----|------|-------|-----------------------------| | R <sub>SINK</sub> | Output sink resistance for OUTA-D | - | - | 12.5 | Ω | I <sub>SINK</sub> = 50mA | | R <sub>SOURCE</sub> | Output source resistance for OUTA-D | - | - | 12.5 | Ω | I <sub>SOURCE</sub> = 50mA | | R <sub>SINK</sub> | Output sink resistance for OUTG | - | - | 200 | Ω | I <sub>SINK</sub> = 5.0mA | | R <sub>SOURCE</sub> | Output source resistance for OUTG | - | - | 200 | Ω | I <sub>SOURCE</sub> = 5.0mA | | I <sub>SINK</sub> | Peak output sink current | - | 2.0 | - | Α | | | SOURCE | Peak output source current | - | 2.0 | - | Α | | #### **Application Information** For proper operation of the MD1812, low inductance bypass capacitors should be used on the various supply pins. The GND pin should be connected to the logic ground. The INA. INB, INC, IND and OE pins should be connected to a logic source with a swing of GND to VCC, where VCC is 1.8 to 5.0 volts. When input logic(s) is high, output(s) will swing to VL, and when input(s) logic is low, output(s) will swing to VH. All inputs must be kept low until the device is powered up. Good trace practices should be followed corresponding to the desired operating speed. The internal circuitry of the MD1812 is capable of operating up to 100MHz, with the primary speed limitation being the loading effects of the load capacitance. Because of this speed and the high transient currents that result with capacitive loads, the bypass capacitors should be as close to the chip pins as possible. Unless the load specifically requires bipolar drive, the VSS and VL pins should have low inductance feed-through connections directly to a ground plane. If these voltages are not zero, then they need bypass capacitors in a manner similar to the positive power supplies. The power connection VDD should have a ceramic bypass capacitor to the ground plane, with short leads and decoupling components to prevent resonance in the power leads. Output drivers, OUTA and OUTC, drive the gate of an external P-channel MOSFET, while output drivers OUTB and OUTD drive the gate of an external N-channel MOSFET, and they all swing from VH to VL. The auxiliary output drive, OUTG, swings from VSS to VNEG, and drives the gate of an external P-channel MOSFET via a $2.0k\Omega$ series resistor. The voltages of VH and VL decide the output signal levels. These two pins can draw fast transient currents of up to 2.0A, so they should be provided with an appropriate bypass capacitor located next to the chip pins. A ceramic capacitor of up to 1.0µF may be appropriate, with a series ferrite bead to prevent resonance in the power supply lead coming to the capacitor. Pay particular attention to minimizing trace lengths, current loop area, and using sufficient trace width to reduce inductance. Surface mount components are highly recommended. Since the output impedance of this driver is very low, in some cases it may be desirable to add a small series resistance in series with the output signal to obtain better waveform transitions at the load terminals. This will reduce the output voltage slew rate at the terminals of a capacitive load. The OE pin sets the threshold level of logic for inputs ( $V_{OE} + V_{GND}$ ) / 2. When OE is low, OUTA and OUTC are at VH. OUTB and OUTD are at VL. Auxiliary output OUTG, is at VSS, regardless of the inputs INA or INB. Pay particular attention that parasitic couplings are minimized from the output to the input signal terminals. The parasitic feedback may cause oscillations or spurious waveform shapes on the edges of signal transitions. Since the input operates with signals down to 1.8V, even small coupled voltages may cause problems. Use of a solid ground plane and good power and signal layout practices will prevent this problem. Be careful that a circulating ground return current from a capacitive load cannot react with common inductance to cause noise voltages in the input logic circuitry. Best timing performance is obtained for OUTC when the voltage of: $$(V_{SS} - V_{NEG}) = (V_{H} - V_{L}).$$ # **Logic Truth Table** | | Logic Inputs | | Output | | | | | |----|--------------|-----|----------------|------------------|----------------|--|--| | OE | INA | INB | OL | OUTB | | | | | Н | L | L | V | <b>/</b><br>н | V <sub>H</sub> | | | | Н | L | Н | V | <b>/</b><br>н | V <sub>L</sub> | | | | Н | Н | L | \ | / <sub>L</sub> | V <sub>H</sub> | | | | Н | Н | Н | \ | V <sub>L</sub> | | | | | L | X | X | V | <b>/</b><br>н | V <sub>L</sub> | | | | OE | INC | IND | OUTC | OUTG | OUTD | | | | Н | L | L | V <sub>H</sub> | V <sub>ss</sub> | V <sub>H</sub> | | | | Н | L | Н | V <sub>H</sub> | V <sub>ss</sub> | V <sub>L</sub> | | | | Н | Н | L | V <sub>L</sub> | $V_{NEG}$ | V <sub>H</sub> | | | | Н | Н | Н | V <sub>L</sub> | V <sub>NEG</sub> | V <sub>L</sub> | | | | L | X | X | V <sub>H</sub> | V <sub>ss</sub> | V <sub>L</sub> | | | # **Pin Description** | Pin# | Function | Description | |------|----------|-----------------------------------------------------------------------------| | 1 | INB | Logic input. Controls OUTB when OE is high. | | 2 | VL | Supply voltage for N-channel output stage. | | 3 | GND | Device ground. | | 4 | VNEG | Supply voltage the auxiliary gate drive. | | 5 | INC | Logic input. Controls OUTC when OE is high. | | 6 | IND | Logic input. Controls OUTD when OE is high. | | 7 | VSS | Supply voltage for low-side analog, level shifter, and gate drive circuit. | | 8 | OUTD | Output driver. | | 9 | OUTC | Output driver. | | 10 | OUTG | Auxiliary output driver. | | 11 | VH | Supply voltage for P-channel output stage | | 12 | OUTB | Output driver. | | 13 | OUTA | Output driver. | | 14 | VDD | Supply voltage for high-side analog, level shifter, and gate drive circuit. | | 15 | INA | Logic input. Controls OUTA when OE is high. | | 16 | OE | Output enable logic input. | #### Note: Thermal pad and pin #4, VNEG must be connected externally. # 16-Lead QFN Package Outline (K6) ### 4.00x4.00mm body, 1.00mm height (max), 0.65mm pitch #### Notes: - 1. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator. - 2. Depending on the method of manufacturing, a maximum of 0.15mm pullback (L1) may be present. - 3. The inner tip of the lead may be either rounded or square. | Symb | ol | Α | <b>A1</b> | А3 | b | D | D2 | E | E2 | е | L | L1 | θ | |----------------|-----|------|-----------|-------------|------|-------|------|-------|------|-------------|-------------------|------|------------| | | MIN | 0.80 | 0.00 | | 0.25 | 3.85* | 2.50 | 3.85* | 2.50 | | 0.30 <sup>†</sup> | 0.00 | <b>0</b> ° | | Dimension (mm) | NOM | 0.90 | 0.02 | 0.20<br>REF | 0.30 | 4.00 | 2.65 | 4.00 | 2.65 | 0.65<br>BSC | 0.40 <sup>†</sup> | - | - | | (111111) | MAX | 1.00 | 0.05 | | 0.35 | 4.15* | 2.80 | 4.15* | 2.80 | 200 | 0.50 <sup>†</sup> | 0.15 | 14° | JEDEC Registration MO-220, Variation VGGC-2, Issue K, June 2006. Drawings not to scale. Supertex Doc.#: DSPD-16QFNK64X4P065, Version C041009. (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="http://www.supertex.com/packaging.html">http://www.supertex.com/packaging.html</a>.) **Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." **Supertex inc.** does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the **Supertex inc.** (website: http://www.supertex.com) ©2014 **Supertex inc.** All rights reserved. Unauthorized use or reproduction is prohibited. <sup>\*</sup> This dimension is not specified in the JEDEC drawing. <sup>†</sup> This dimension differs from the JEDEC drawing.