### STHDLS101A ### Enhanced AC coupled HDMI level shifter with configurable HPD output ### **Features** - Converts low-swing alternating current (AC) coupled differential input to high-definition multimedia interface (HDMI) rev 1.3 compliant - HDMI level shifting operation up to 2.7 Gbps per lane - Integrated 50 Ω termination resistors for ACcoupled differential inputs - Input/output transition minimized differential signaling (TMDS) enable/disable - Output slew rate control on TMDS outputs to minimize electromagnetic interference (EMI) and eliminate external components such as RC and choke - Fail safe outputs for backdrive protection - No re-timing or configuration required - Inter-pair output skew < 250 ps, intra-pair output skew < 10 ps - Single power supply of 3.3 V - ESD protection: ±6 KV HBM on all I/O pins - Integrated display data channel (DDC) level shifters. Pass-gate voltage limiters allow 3.3 V termination on graphics and memory controller hub (GMCH) pins and 5 V DDC termination on HDMI connector pins - Level shifter and configurable output for HPD signal from HDMI/DVI connector - Integrated pull-down resistor on HPD SINK and OE\_N inputs ### **Applications** ■ Notebooks, PC motherboards and graphic cards ### **Description** The STHDLS101A is a high-speed high-definition multimedia interface (HDMI) level shifter that converts low-swing AC coupled differential input to HDMI 1.3 compliant open-drain current steering RX-terminated differential output. Through the existing PCI-E pins in the graphics and memory controller hub (GMCH) of PCs or notebook motherboards, the pixel clock provides the required bandwidth (1.65 Gbps, 2.25 Gbps) for the video supporting 720p, 1080i, 1080p with a total of 36-bit resolution. The HDMI is multiplexed onto the PCIe pins in the motherboard where the AC coupled HDMI at 1.2 V is output by GMCH. The AC coupled HDMI is then level shifter by this device to 3.3 V DC coupled HDMI output. The STHDLS101A supports up to 2.7 Gbps. which is enough for 12-bits of color depth per channel, as indicated in HDMI rev 1.3. The device operates from a single 3.3 V supply and is available in a 48-pin QFN package. Contents STHDLS101A ## **Contents** | 1 | Bloc | Block diagram 3 | | | | | |---|------|--------------------------------------------|--|--|--|--| | 2 | Syst | tem interface 4 | | | | | | 3 | Pin | configuration | | | | | | | 3.1 | Pin description | | | | | | 4 | Fun | ctional description11 | | | | | | 5 | Max | imum ratings | | | | | | | 5.1 | Recommended operating conditions | | | | | | | | 5.1.1 Power supply and temperature range14 | | | | | | | | 5.1.2 Differential inputs (IN_D signals) | | | | | | | 5.2 | TMDS outputs (OUT_D signals) | | | | | | | 5.3 | HPD input and output characteristics | | | | | | | 5.4 | DDC input and output chatacteristics | | | | | | | 5.5 | OE_ input characteristics | | | | | | | 5.6 | HPD input resistor | | | | | | | 5.7 | ESD performance | | | | | | 6 | Арр | lication information19 | | | | | | | 6.1 | Power supply sequencing | | | | | | | 6.2 | Supply bypassing | | | | | | | 6.3 | Differential traces | | | | | | 7 | Pacl | kage mechanical data | | | | | | 8 | Revi | ision history | | | | | STHDLS101A **Block diagram** # **Block diagram** System interface STHDLS101A # 2 System interface Figure 2. System inferface Figure 3. Cable adapter STHDLS101A System interface Figure 4. DP to HDMI/DVI cable adapter Pin configuration STHDLS101A # 3 Pin configuration STHDLS101A Pin configuration # 3.1 Pin description Table 2. Pin description | Pin<br>number | Name | Туре | Function | | | | | |---------------|------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--|--| | 1 | GND | Power | Ground | | | | | | 2 | VCC33 | Power | 3.3 V±10% DC sup | ply | | | | | 3 | FUNCTION1 | Vendor-specific<br>control or test<br>pins | test modes. For nor<br>GND or VCC33<br>For consistent inter-<br>default connection f | For consistent interoperability, GND is the preferred default connection for these signals. Provides equalizer 6dB lift at high frequencies | | | | | 4 | FUNCTION2 | Vendor-specific<br>control or test<br>pins | Function pins are to enable vendor-specific features or test modes For normal operation, these pins are tied to GND or VCC33 For consistent interoperability, GND is the preferred default connection for these signals. Provides 5 dB equalizer gain at all frequencies | | | | | | 5 | GND | Power | Ground | | | | | | 6 | REXT | Analog | Connection to external resistor. Resistor value specified by device manufacturer. Acceptable connections to this pin are: — Resistor to GND — Resistor to 3.3 V — NC (direct connections to V <sub>CC</sub> or GND are through a 0 Ω resistor for layout compatibility | | | | | | | | | Buffer from the 0 V<br>buffer stage is confi<br>pin settings as desr | gurable based or | n the FUNCTION3 | | | | | | | FUNCTION3 | HPD_SINK | HPD_SOURCE | | | | 7 | HPD_SOURCE | SOURCE Output | 0 | Low | Open-drain,<br>connected an<br>external pull up to<br>the desired<br>supply<br>(normally 1 V) | | | | | | | 0 | High (5 V) | Low (0 V) | | | | | | | 1 | Low (0 V) | Low (0 V) | | | | | | | 1 | High (5 V) | High (3 V) | | | | 8 | SDA_SOURCE | I/O | 3.3 V DDC data I/O to 3.3 V. Connected limiting integrated N | I to SDA_SINK th | | | | Pin configuration STHDLS101A Table 2. Pin description (continued) | Pin<br>number | Name | Туре | Function | |---------------|------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | SCL_SOURCE | Input | 3.3 V DDC clock I/O. Pulled-up by external termination to 3.3 V. Connected to SCL_SINK through voltage-limiting integrated NMOS pass-gate | | 10 | ANALOG2 | Analog | Analog connection determined by vendor. Acceptable connections to this pin are: - Resistor or capacitor to GND - Resistor or capacitor to 3.3 V - Short to 3.3 V or to GND - NC | | 11 | VCC33 | Power | 3.3 V ±10% DC supply | | 12 | GND | Power | Ground | | 13 | OUT_D4+ | Output | HDMI 1.3 compliant TMDS output OUT_D4+ makes a differential output signal with OUT_D4- | | 14 | OUT_D4- | Output | HDMI 1.3 compliant TMDS output OUT_D4- makes a differential output signal with OUT_D4+ | | 15 | VCC33 | Power | 3.3 V±10% DC supply | | 16 | OUT_D3+ | Output | HDMI 1.3 compliant TMDS output OUT_D3+ makes a differential output signal with OUT_D3- | | 17 | OUT_D3- | Output | HDMI 1.3 compliant TMDS output OUT_D3- makes a differential output signal with OUT_D3+. | | 18 | GND | Power | Ground | | 19 | OUT_D2+ | Output | HDMI 1.3 compliant TMDS output OUT_D2+ makes a differential output signal with OUT_D2 | | 20 | OUT_D2- | Output | HDMI 1.3 compliant TMDS output OUT_D2- makes a differential output signal with OUT_D2+ | | 21 | VCC33 | Power | 3.3 V±10% DC supply | | 22 | OUT_D1+ | Output | HDMI 1.3 compliant TMDS output. OUT_D1+ makes a differential output signal with OUT_D1- | | 23 | OUT_D1- | Output | HDMI 1.3 compliant TMDS output. OUT_D1- makes a differential output signal with OUT_D1+ | | 24 | GND | Power | Ground | STHDLS101A Pin configuration Table 2. Pin description (continued) | | | tion (continue | | | | | |---------------|-----------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------|--| | Pin<br>number | Name | Туре | | Function | | | | | | | Enable for level shift single-ended input. when unconnected | | | | | 25 | OE_N | Input | OE_N | IN_D<br>termination | OUT_D Outputs | | | | | | 1 | High-Z | High-Z | | | | | | 0 | 50 Ω | Active | | | 26 | VCC33 | Power | 3.3 V±10% DC sup | ply | | | | 27 | GND | Power | Ground | | | | | 28 | SCL_SINK | Output | 5 V DDC Clock I/O.<br>to 5 V. Connected to<br>limiting integrated N | o SCL_SOURCE | through voltage- | | | 29 | SDA_SINK | I/O | 5V DDC Data I/O. Pulled-up by external termination to 5V. Connected to SDA_SOURCE through voltage-limiting integrated NMOS pass-gate | | | | | 30 | HPD_SINK | Input | Low-frequency, 0V to 5V (nominal) input signal. This signal comes from the HDMI connector. Voltage high indicates "plugged" state; voltage low indicates "unplugged" state. HPD_SINK is pulled down by an integrated 160KΩ pull-down resistor | | | | | 31 | GND | Power | Ground | | | | | | | | Enables bias voltag<br>gates. (May be imp<br>connection to the D | lemented as a bi | as voltage | | | 32 | DDC_EN | Input | DDC_EN | Pas | ss-gate | | | | | | 0 V | Disabled | | | | | | | 3.3 V | Enabled | | | | 33 | VCC33 | Power | 3.3 V±10% DC sup | ply | | | | 34 | FUNCTION3 | Input | Used for polarity co<br>When L, the HPD_S<br>sand when H, the H<br>(O V to V <sub>CC</sub> ) | SOURCE is an o | pen-drain output | | | 35 | FUNCTION4 | Vendor-specific<br>control or test<br>pins | Function pins are to enable vendor-specific features or test modes For normal operation, these pins are tied to GND or VCC33 For consistent interoperability, GND is the preferred default connection for these signals | | | | | 36 | GND | Power | Ground | | | | | 37 | GND | Power | Ground | | | | Pin configuration STHDLS101A Table 2. Pin description (continued) | Pin<br>number | Name | Туре | Function | |---------------|--------|-------|---------------------------------------------------------------------------------------------------| | 38 | IN_D1- | Input | Low-swing differential input from GMCH PCIE outputs. IN_D1- makes a differential pair with IN_D1+ | | 39 | IN_D1+ | Input | Low-swing differential input from GMCH PCIE outputs. IN_D1+ makes a differential pair with IN_D1- | | 40 | VCC33 | Power | 3.3 V±10% DC supply | | 41 | IN_D2- | Input | Low-swing differential input from GMCH PCIE outputs. IN_D2- makes a differential pair with IN_D2+ | | 42 | IN_D2+ | Input | Low-swing differential input from GMCH PCIE outputs. IN_D2+ makes a differential pair with IN_D2- | | 43 | GND | Power | Ground | | 44 | IN_D3- | Input | Low-swing differential input from GMCH PCIE outputs. IN_D3- makes a differential pair with IN_D3+ | | 45 | IN_D3+ | Input | Low-swing differential input from GMCH PCIE outputs. IN_D3+ makes a differential pair with IN_D3- | | 46 | VCC33 | Power | 3.3 V±10% DC supply | | 47 | IN_D4- | Input | Low-swing differential input from GMCH PCIE outputs. IN_D4- makes a differential pair with IN_D4+ | | 48 | IN_D4+ | Input | Low-swing differential input from GMCH PCIE outputs. IN_D4+ makes a differential pair with IN_D4- | ### 4 Functional description The section describes the basic functionality of the STHDLS101A device. #### **Power supply** The STHDLS101A is powered by a single DC power supply of 3.3 V $\pm$ 10%. #### Clocking This device does not retime any data. The device contains no state machines. No inputs or outputs of the device are latched or clocked. #### Reset This device acts as a level shifter, reset is not required. #### **OE\_N** function When OE\_N is asserted (low level), the IN\_D and OUT\_D signals are fully functional. Input termina-tion resistors are enabled and any internal bias circuits are turned on. OE\_N pin has an internal pull-down that enables the chip if left unconnected. When OE\_N is de-asserted (high level), the OUT\_D outputs are in high impedance state. The IN\_D input buffers are disabled and the IN\_D termination resistors are disabled. Internal bias circuits for the differential inputs and outputs are turned off. Power consumption of the chip is minimized. The HPD\_SINK input and HPD\_SOURCE output are not affected by OE\_N. The SCL and SDA pass-gates are not affected by OE\_N. Table 3. OE N description | OE_N | Device state | Comments | |-------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | Asserted (low level) or unconnected | Differential input buffers and output buffers enabled. Input impedance = 50Ù | Normal functioning state for IN_D to OUT_D level shifting function. | | | Low-power state. | Intended for lowest power condition when: | | | Differential input buffers and terminations are disabled. Differential input buffers are in high-impedance state. | <ul> <li>No display is plugged in or</li> <li>The level shifted data path is disabled</li> </ul> | | De-asserted (high level) | OUT_D level shifting outputs are disabled. OUT_D level shifting outputs are in a high-impedance | HPD_SINK input and HPD_SOURCE output are not affected by OE_N. | | | Internal bias currents are turned off. | SCL_SOURCE, SCL_SINK,<br>SDA_SOURCE and SDA_SINK<br>signals and functions are not<br>affected by OE_N. | Table 4. OE\_N function | OE_N | IN_Dx | OUT_Dx<br>(TMDS outputs) | Notes | |-------------------------------------|-------------------------|--------------------------|------------------------------------------------------------------------| | De-asserted<br>(high level) | High-Z | High-Z | Device disabled. Low power state. Internal bias currents are disabled. | | Asserted or unconnected (low level) | 50 $\Omega$ termination | Enabled | Level shifting mode enabled. | STHDLS101A Maximum ratings # 5 Maximum ratings Stressing the device above the rating listed in the "Absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute maximum rating conditions for extended periods may affect device reliability. Table 5. Absolute maximum ratings | Symbol | Parai | neter | Value | Unit | |------------------|-------------------------------------------------------|------------------|--------------|------| | V <sub>CC</sub> | Supply voltage to ground pote | ntial | -0.5 to +4.0 | V | | VI | DC input voltage (TMDS and PCle ports) -0.5 to +4.0 | | -0.5 to +4.0 | V | | | Control pins | | -0.5 to +4.0 | V | | | SDA_SINK, SCL_SINK, HPD_SINK pins | | -0.5 to +6 | V | | I <sub>O</sub> | DC output current | | 120 | mA | | $P_{D}$ | Power dissipation | | 1 | W | | T <sub>STG</sub> | Storage temperature | | -65 to +150 | °C | | T <sub>L</sub> | Lead temperature (10 sec) | | 300 | °C | | V <sub>ESD</sub> | Electrostatic discharge voltage on IOs <sup>(1)</sup> | Human body model | ±6 | kV | <sup>1.</sup> In accordance with the MIL standard 883 method 3015 Table 6. Thermal data | Symbol | Parameter | QFN48 | Unit | |---------------|--------------------------------------|-------|------| | $\theta_{JA}$ | Junction-ambient thermal coefficient | 48 | °C/W | Maximum ratings STHDLS101A ## 5.1 Recommended operating conditions ### 5.1.1 Power supply and temperature range Table 7. Power supply and temperature range | Symbol | Parameter | Comments | Min | Тур | Max | Unit | |-------------------|------------------------------|-------------------------------------------------------|-----|-----|-----|------| | V <sub>CC33</sub> | 3.3 V power supply | | 3.0 | 3.3 | 3.6 | V | | I <sub>CC</sub> | Maximum power supply current | Total current from V <sub>CC</sub> 3.3 V power supply | - | _ | 120 | mA | | Т | Operating temperature range | | -40 | _ | 85 | °C | ### 5.1.2 Differential inputs (IN\_D signals) Table 8. Differential input characteristics for IN\_D signals | Symbol | Parameter | Comments | Min | Тур | Max | Unit | |-------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | Tbit | Unit interval | Tbit is determined by the display mode. Nominal bit rate ranges from 250 Mbps to 2.5 Gbps per lane. Nominal Tbit at 2.5 Gbps = 400 ps. 360 ps = 400 ps - 10% | 360 | _ | _ | ps | | V <sub>RX-DIFFp-p</sub> | Differential input peak to peak voltage | V <sub>RX-DIFFp-p</sub> =2*IV <sub>RX-D+</sub> - V <sub>RX-D</sub> . Applies to IN_D signals. | 0.2 | _ | 1.2 | V | | T <sub>RX-EYE</sub> | Minimum eye width at IN_D input pair | The level shifter may add a maximum of 0.02UI jitter | 0.8 | _ | _ | Tbit | | V <sub>СМ-АС-рр</sub> | AC peak common mode input voltage | VCM-AC-pp=IVRX-D+ +<br>VRX-D-I/2 - VRX-CM-DC.<br>VRX-CM-DC=DC(avg) of<br>IVRX-D+ + VRX-D-I/2<br>VCM-AC-pp includes all<br>frequencies above 30 kHz. | _ | _ | 100 | mV | | Z <sub>RX-DC</sub> | DC single-ended input impedance | Applies to IN_D+ as well as IN_D- pins (50 $\Omega$ ± 20% tolerance) | 40 | 50 | 60 | Ω | | V <sub>RX-Bias</sub> | RX input termination voltage | Intended to limit power-up stress on chipset's PCIE output buffers | 0 | _ | 2 | V | | Z <sub>RX-HIGH-Z</sub> | Single-ended input resistance for IN_Dx when inputs are in high-Z state | Differential inputs must be in a high impedance state | 100 | _ | _ | ΚΩ | STHDLS101A Maximum ratings # 5.2 TMDS outputs (OUT\_D signals) The level shifter's TMDS outputs are required to meet the HDMI 1.3 specifications. The HDMI 1.3 specification is assumed to be the correct reference in instances where this document conflicts with the HDMI 1.3 specification. Table 9. Differential output characteristics for TMDS OUT\_D signals | Symbol | Parameter | Comments | Min | Тур | Max | Unit | |---------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------------------|------------------------------|------------------------------|------| | V <sub>H</sub> | Single-ended high level output voltage | AV <sub>CC</sub> is the DC termination voltage in the HDMI or DVI sink. AV <sub>CC</sub> is nominally 3.3 V | AV <sub>CC</sub> -10 mV | AV <sub>CC</sub> | AV <sub>CC</sub> +10 m<br>V | V | | V <sub>L</sub> | Single-ended low level output voltage | The open-drain output pulls down form AV <sub>CC</sub> | AV <sub>CC</sub> -<br>600 mV | AV <sub>CC</sub> -<br>500 mV | AV <sub>CC</sub> -<br>400 mV | V | | V <sub>SWING</sub> | Single-ended output swing voltage | Swing down from TMDS<br>termination voltage<br>(3.3 V ±10%) | 400 mV | 500 mV | 600 mV | V | | I <sub>OFF</sub> | Single-ended current in high-Z state | Measured with TMDS outputs pulled up to AV $_{CC}$ max (3.6 V) through 50 $\Omega$ resistors | _ | _ | 10 | μΑ | | T <sub>R</sub> | Rise time | Maximum rise/fall time at 2.7 Gbps = 148ps. 125ps = 148 - 15% | 125 ps | _ | 0.4 Tbit | ps | | T <sub>F</sub> | Fall time | Maximum rise/fall time at 2.7 Gbps = 148 ps. 125ps = 148 - 15% | 125 ps | _ | 0.4 Tbit | ps | | T <sub>SKEW</sub> - | Intra-pair differential skew | This differential skew budget is in addition to the skew presented between D+ and D-paired input pins. | _ | _ | 10 | ps | | T <sub>SKEW</sub> - | Inter-pair lane to lane output skew | This lane to lane skew budget is in addition to the skew between differential input pairs. | _ | _ | 250 | ps | | T <sub>JIT</sub> | Jitter added to TMDS signals | Jitter budget for TMDS signals as they pass through the level shifter. 7.4 ps = 0.02 Tbit at 2.7 Gbps | _ | - | 7.4 | ps | Maximum ratings STHDLS101A # 5.3 HPD input and output characteristics Table 10. HPD\_SINK input and HPS\_SOURCE output | Symbol | Parameter Comment | | Min | Тур | Max | Unit | |-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----|-----|-----------------|------| | V <sub>IH-HPD_SINK</sub> | HPD_SINK input high level | Low speed input changes state on cable plug/unplug | 2 | 5.0 | 5.3 | V | | V <sub>IL-HPD_SINK</sub> | HPD_SINK input low level | | 0 | _ | 0.8 | V | | I <sub>IN-HPD_SINK</sub> | HPD_SINK input leakage current HPD_SINK at $V_{IH-HPD}$ max and $V_{IL-HPD}$ min | | ı | _ | 50 | μΑ | | V <sub>OL-</sub><br>HPD_SOURCE | HPD_SOURCE output low level when FUNCTION3 = H $V_{CC} = 3.3 \text{ V} \pm 10\%$ | | 2.5 | _ | V <sub>CC</sub> | V | | V <sub>OH</sub> -<br>HPD_SOURCE<br>(INV) | HPD_SOURCE output high level when FUNCTION3 = L $V_{CC} = 3.3 \text{ V} \pm 10\%$ $I_{OL} = 1 \text{ mA}$ | | 0 | - | 0.2 | V | | V <sub>OL</sub> - | HPD_SOURCE output low level when FUNCTION3 = H $V_{CC} = 3.3 \text{ V} \pm 10\%$ | | 0 | _ | 0.2 | ٧ | | T <sub>HPD</sub> | HPD_SINK to HPD_SOURCE propagation delay Time from HPD_SINK changing state to HPD_SOURCE changing state. Includes HPD_SOURCE rise/fall time C <sub>L</sub> =10 pF | | - | _ | 200 | ns | | from V <sub>OH-HPD_SOURCE</sub> V <sub>OL-HPD_SOURCE</sub> or f | | _ | 1 | _ | 20 | ns | STHDLS101A Maximum ratings # 5.4 DDC input and output chatacteristics Table 11. SDA\_SOURCE, SCL\_SOURCE and SDA\_SINK, SCL\_SINK characteristics | Symb<br>ol | Parameter Comment | | Min | Тур | Max | Unit | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | VI | Input voltage on SDA_SINK, SCL_SINK pins | Voltage on the DDC pins on connector end | 0 | _ | 5.5 | V | | I <sub>LKG</sub> | Input leakage current on SDA_SINK, SCL_SINK pins $ \begin{array}{l} V_{CC} = 3.3 \text{ V} \\ V_{I} = 0.1 V_{DD} \text{ to 0.9 V}_{DD} \text{ to} \\ \text{isolated DDC inputs} \\ V_{DD} = \text{external pull-up} \\ \text{resistor voltage on} \\ \text{SDA\_SINK and SCL\_SINK} \\ \text{inputs (maximum of 5.5 V)} \\ \end{array} $ | | -10 | _ | 10 | μΑ | | I <sub>OFF</sub> | Power-down leakage current on SDA_SINK, SCL_SINK pins | $\begin{split} &V_{CC} = 0.0 \text{ V} \\ &V_I = 0.1 \text{ V}_{DD} \text{ to } 0.9 \text{ V}_{DD} \text{ to} \\ &DDC \text{ sink inputs} \\ &V_{DD} = \text{external pull-up} \\ &\text{resistor voltage on} \\ &SDA\_SINK \text{ and SCL\_SINK} \\ &\text{inputs (maximum of } 5.5 \text{ V)} \\ &SDA\_SOURCE, \\ &SCL\_SOURCE = 0.0 \text{ V} \end{split}$ | -10 | _ | 10 | μА | | C <sub>I/O</sub> | Input/output capacitance (switch off) | V <sub>I(pp)</sub> =1 V, 100 KHz<br>V <sub>CC</sub> =3.3 V, T=25C | - | 5 | I | pF | | C <sub>I/O</sub> | Input/output capacitance (switch on) | $V_{I(pp)}$ =1 V, 100KHz<br>$V_{CC}$ = 3.3 V, T= 25 ° C | _ | _ | 10 | pF | | R <sub>ON</sub> | Switch resistance | $I_O=3 \text{ mA}, V_O=0.4 \text{ V}$<br>$V_{CC}=3.3 \text{ V}$ | _ | 27 | 40 | Ω | | T <sub>PD</sub> | DDC_SINK to DDC_SOURCE propagation delay | Time from DDC_SINK changing state to DDC_SOURCE changing state while the pass gate is enabled. CL=10 pF RPU=1.5 K (min), 2.0 K (max) | _ | 8 | 15 | ns | | T <sub>SX</sub> | Switch time from DDC_EN to the valid state on DDC_SOURCE $ \begin{array}{c} \text{(Iflax)} \\ \text{C}_L = 10 \text{ pF} \\ \text{R}_{PU} = 1.5 \text{ K (min), 2.0 K (max)} \end{array} $ | | _ | 8 | 15 | ns | Maximum ratings STHDLS101A ## 5.5 OE\_ input characteristics Table 12. OE\_N input characteristics | Symbol | Parameter | Comment | Min | Тур | Max | Unit | |----------------------|-----------------------|-----------------------------------------------------|-----|-----|-------|------| | V <sub>IH-OE_N</sub> | Input high level | | 2 | _ | VCC33 | V | | V <sub>IL-OE_N</sub> | Input low level | | 0 | _ | 0.8 | ٧ | | I <sub>IN-OE_N</sub> | Input leakage current | Measured with OE_N at VIH-OE_N max and VIL-OE_N min | - | - | 200 | μΑ | # 5.6 HPD input resistor Table 13. HDP input resistor | Symbol | Parameter | Comment | Min | Тур | Max | Unit | |------------------|-----------------------------------|----------------------------------------------------------------|-------|-------|-------|------| | R <sub>HPD</sub> | HPD_SINK input pull-down resistor | Guarantees HPD_SINK is<br>LOW when no display is<br>plugged in | 130 K | 160 K | 190 K | Ω | ### 5.7 ESD performance Table 14. ESD performance | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |--------|------------------------------------|------------------------|-----|-----|-----|------| | ESD | MIL STD 883 method 3015 (all pins) | Human Body Model (HBM) | -6 | _ | +6 | kV | ### 6 Application information ### 6.1 Power supply sequencing Proper power-supply sequencing is advised for all CMOS devices. It is recommended to always apply $V_{CC}$ before applying any signals to the input/output or control pins. ### 6.2 Supply bypassing Bypass each of the $V_{CC}$ pins with 0.1 $\mu$ F and 1nF capacitors in parallel as close to the device as possible, with the smaller-valued capacitor as close to the $V_{CC}$ pin of the device as possible. ### 6.3 Differential traces The high-speed inputs and TMDS outputs are the most critical parts for the device. There are several considerations to minimize discontinuities on these transmission lines between the connectors and the device. - (a) Maintain 100 $\Omega$ differential transmission line impedance into and out of the device. - (b) Keep an uninterrupted ground plane below the high-speed I/Os. - (c) Keep the ground-path vias to the device as close as possible to allow the shortest return current path. - (d) Layout of the TMDS differential outputs should be with the shortest stubs from the connectors. Output trace characteristics affect the performance of the STHDLS101A. Use controlled impedance traces to match trace impedance to both the transmission medium impedance and termination resistor. Run the differential traces close together to minimize the effects of the noise. Reduce skew by matching the electrical length of the traces. Avoid discontinuities in the differential trace layout. Avoid 90 degree turns and minimize the number of vias to further prevent impedance discontinuities. # 7 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark. Figure 6. Package outline for QFN48 (7 x 7 x 1 mm) - 0.5 mm pitch **SEATING** PLANE C A3 PIN #1 ID R=0.20 E2 24 D2 BOTTOM VIEW Table 15. Package mechanical data for QFN48 (7 x 7 x 1 mm) - 0.5 mm pitch | Symbol | Min | Тур | Max | Min | Тур | Max | |--------|------|------|------|----------------------------|------|------| | А | 0.80 | 0.90 | 1.00 | 0.80 | 0.85 | 1.00 | | A1 | _ | 0.02 | 0.05 | _ | 0.01 | 0.05 | | A2 | _ | 0.65 | 1.00 | _ | 0.65 | _ | | A3 | _ | 0.25 | _ | _ | 0.20 | _ | | b | 0.18 | 0.23 | 0.30 | 0.18 | 0.23 | 0.30 | | D | 6.85 | 7.00 | 7.15 | 6.90 | 7.00 | 7.10 | | D2 | 2.25 | 4.70 | 5.25 | SEE EXPOSED PAD VARIATIONS | | | | Е | 6.85 | 7.00 | 7.15 | 6.90 | 7.00 | 7.10 | | E2 | 2.25 | 4.70 | 5.25 | SEE EXPOSED PAD VARIATIONS | | | | е | 0.45 | 0.50 | 0.55 | 0.45 | 0.50 | 0.55 | | L | 0.30 | 0.40 | 0.50 | 0.30 | 0.40 | 0.50 | | ddd | _ | _ | 0.08 | _ | _ | 0.08 | Figure 7. Tape information for QFN48 (7 x 7 x 1 mm) - 0.5 mm pitch 577 Figure 8. Reel information for QFN48 (7 x 7 x 1 mm) - 0.5 mm pitch Table 16. Reel mechanical data (dimensions in mm) | Α | С | N | Т | |-------|----------|-----|------| | 330.2 | 13 ±0.25 | 100 | 16.4 | STHDLS101A Revision history # 8 Revision history Table 17. Document revision history | Date | Revision | Changes | |-------------|----------|------------------| | 22-Jun-2009 | 1 | Initial release. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2009 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 24/24 Doc ID 15756 Rev 1