# 8-Channel 45V, 50mA LED Driver ### ISL97678 The ISL97678 is an 8-channel PWM dimming LED driver for LCD backlight applications. The ISL97678 is capable of driving up to 96 pieces of 3.4V/50mA LEDs but larger numbers of LEDs is possible if the LED forward voltage combined is less than 45V. The ISL97678 has 8 channels of voltage controlled current sources with typical currents matching to $\pm 1\%$ , which compensate for the non-uniformity effect of forward voltages variance in the LED strings. To minimize the voltage headroom and power loss in the typical multi-string operation, the ISL97678 features dynamic headroom control that monitors the highest LED forward voltage string and uses its feedback signal for output regulation. The ISL97678 features PWM dimming up to 30kHz with $0.4\%\sim100\%$ duty cycle and maintains $\pm1\%$ current matching across all ranges. The PWM dimming frequency can be adjusted between 100Hz and 30kHz. The boost switching frequency can also be adjusted between 600kHz and 1.5MHz. The ISL97678 features extensive protection functions that include string open and short circuit detections, OVP, and OTP. ISL97678 is available in the 32 Leads QFN 5mmx5mm and operate from -40 °C to +85 °C with input voltage ranges from 4.75V to 26V. ## **Features** - 8 Channels - 4.75V ~ 26V Input - 45V Maximum Output - Drive Typically 96 LEDs (3.4V/50mA each) - External PWM Input up to 20kHz Dimming - Dimming range 0.4%~100% up to 30kHz - Current Matching ±0.7% Typical - Protections - String Open Circuit and Short Circuit Detections, OVP, and OTP - Adjustable Dimming Frequency - · Adjustable Switching Frequency - 32 Ld (5mmx5mm) QFN Package ## **Applications** - . Notebook Displays WLED or RGB LED Backlighting - · LCD Monitor LED Backlighting FIGURE 1. TYPICAL APPLICATION CIRCUIT: TFT-LCD NOTEBOOK DISPLAY # **Typical Application Circuit** FIGURE 2. ISL97678 TYPICAL APPLICATION DIAGRAM # **Block Diagram** FIGURE 3. ISL97678 BLOCK DIAGRAM # **Ordering Information** | PART NUMBER (Notes 1, 2) | PART MARKING | PACKAGE<br>(RoHS Compliant) | PKG.<br>DWG. # | |--------------------------|--------------|-----------------------------|----------------| | ISL97678IRZ | ISL9767 8IRZ | 32 Ld 5x5 QFN | L32.5x5B | #### NOTES: - 1. Add "-T\*" suffix for tape and reel. Please refer to TB347 for details on reel specifications. - These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pbfree products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - 3. For Moisture Sensitivity Level (MSL), please see device information page for <u>ISL97678</u>. For more information on MSL please see techbrief <u>TB363</u>. Submit Document Feedback 3 intersil FN6998.2 May 6, 2014 # **Pin Configuration** # Pin Descriptions (I = Input, O = Output, S = Supply) | PIN | NAME | TYPE | DESCRIPTION | | |----------------------------|-----------|------|----------------------------------------------------------------------------------------------------------------------------------------|--| | 1, 19, 22 | PGND | S | Power Ground. | | | 2, 3, 5, 6, 7,<br>8, 9, 15 | AGND | s | Analog Ground. | | | 4 | PWM | ı | PWM Brightness Control. | | | 10 | VLOGIC | 0 | Internal 2.5V Logic Bias Regulator. Need Decoupling Capacitor for Regulation. | | | 11 | FSW | I | When R <sub>FSW</sub> is 100k $\Omega$ , f <sub>SW</sub> is 500kHz. When R <sub>FSW</sub> is 33k $\Omega$ , f <sub>SW</sub> is 1.5MHz. | | | 12 | FPWM | I | When R $_{\text{FPWM}}$ is 333k $\Omega$ , FPWM is 200Hz. When R $_{\text{FPWM}}$ is 3.3k $\Omega$ , FPWM is 20kHz. | | | 13 | RSET | I | Resistor Connection for Setting LED Current. | | | 14 | COMP | 0 | Boost compensation. | | | 16 | VIN | S | Main Power. | | | 17 | EN | ı | Enable | | | 18 | VDC | S | Internal 5V Analog Bias Regulator. Needs Decoupling Capacitor for Regulation. | | | 20, 21 | LX | 0 | Boost MOSFET Drain Terminal Switching Node. | | | 23 | OVP | I | Overvoltage Protection Input as well as Output Voltage FB Monitoring. | | | 24 | NC | I/O | No Connect | | | 25 ~ 32 | CH1 ~ CH8 | I | LED Driver PWM Dimming Monitoring. | | Submit Document Feedback 4 intersil FN6998.2 May 6, 2014 ## **ISL97678** ## **Absolute Maximum Ratings** | Voltage ratings are all with respect to AGND pin | |--------------------------------------------------| | VIN0.3V to 27V | | EN | | VLOGIC0.3V to 2.75V | | VDC, PWM0.3V to 5.75V | | COMP, RSET, FPWM, FSW $$ 0.3V to min $$ | | (VDC + 0.3V, 5.75V) | | CH1 - CH8, LX, OVP0.3V to 45V | | PGND, AGND0.3V to +0.3V | ## **Thermal Information** | Thermal Resistance (Typical) | $\theta_{JA}$ (°C/W) | θ <sub>JC</sub> (°C/W) | |-----------------------------------------|----------------------|--------------------------| | 32 Ld QFN (Notes 4, 5) | 31 | 3 | | Thermal Characterization (Typical, No | ote 6) | PSI <sub>JT</sub> (°C/W) | | 32 Ld QFN | | . 0.2 | | <b>Maximum Continuous Junction Temp</b> | erature | +125°C | | Storage Temperature | | 65°C to +150°C | | Power Dissipation | | | | T <sub>A</sub> < +25°C | | 3.2W | | T <sub>A</sub> < +70°C | | 1.8W | | T <sub>A</sub> < +85°C | | 1.3W | | T <sub>A</sub> < +100°C | | 0.8W | | Pb-Free Reflow Profile | | see <u>TB493</u> | ## **Recommended Operating Conditions** Temperature Range .....-40 °C to +85 °C CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 4. θ<sub>JA</sub> is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details. - 5. For $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside. - 6. $PSI_{JT}$ is the PSI junction-to-top thermal characterization parameter. If the package top temperature can be measured with this rating then the die junction temperature can be estimated more accurately than the $\theta_{JA}$ and $\theta_{JC}$ thermal resistance ratings. **Electrical Specifications** All specifications below are characterized at $T_A = -40$ °C to +85 °C; $V_{IN} = 12$ V, EN = 5V, $R_{SET} = 36$ kΩ, unless otherwise noted. **Boldface limits apply over the operating temperature range, -40** °C to +85 °C. | PARAMETER | DESCRIPTION | TEST CONDITIONS | MIN<br>(Note 7) | TYP | MAX<br>(Note 7) | UNITS | |-------------------------|----------------------------------------|---------------------------------|-----------------|------|-----------------|-------| | GENERAL | | | <b>'</b> | | | | | V <sub>IN</sub> | Backlight Supply Voltage | | 4.75 | | 26<br>(Note 8) | V | | I <sub>VIN_SHDN</sub> | VIN Shutdown Current | EN = 0 | | | 5 | μA | | V <sub>OUT</sub> | Output Voltage | | | | 45 | V | | V <sub>UVLO</sub> | Undervoltage Lockout Threshold | | 2.9 | | 3.3 | V | | V <sub>UVLO_HYS</sub> | Undervoltage Lockout Hysteresis | | | 300 | | mV | | LINEAR REGULATO | R | , | - | | | | | V <sub>DC</sub> | 5V Analog Bias Regulator | V <sub>IN</sub> > 6V | 4.8 | 5 | 5.1 | V | | V <sub>DC_DROP</sub> | VDC LDO Dropout Voltage | I <sub>VDC</sub> = 30mA | | 71 | 100 | mV | | I <sub>VDC</sub> | Active Current | EN = 5V, R = 33kΩ | | 10 | | mA | | V <sub>LOGIC</sub> | 2.5V Logic Bias Regulator | V <sub>IN</sub> > 6V | 2.3 | 2.4 | 2.5 | V | | V <sub>LOGIC_DROP</sub> | V <sub>LOGIC</sub> LDO Dropout Voltage | I <sub>VLOGIC</sub> = 30mA | | 31 | 100 | mV | | BOOST SWITCHING | REGULATOR | , | - | | | | | SS | Soft-Start | | | 16 | | ms | | SW <sub>ILimit</sub> | Boost FET Current Limit | T <sub>A</sub> = +25°C to +85°C | 3.0 | | 4.7 | А | | r <sub>DS(ON)</sub> | Internal Boost Switch ON-Resistance | | | 130 | | mΩ | | VFSW | f <sub>SW</sub> Voltage | $R_{FSW} = 33k\Omega$ | 1.18 | 1.21 | 1.24 | ٧ | Submit Document Feedback 5 Intersil 5 PN6998.2 May 6, 2014 # ISL97678 **Electrical Specifications** All specifications below are characterized at $T_A = -40\,^{\circ}\text{C}$ to $+85\,^{\circ}\text{C}$ ; $V_{IN} = 12\text{V}$ , EN = 5V, $R_{SET} = 36\text{k}\Omega$ , unless otherwise noted. Boldface limits apply over the operating temperature range, -40 °C to +85 °C. (Continued) | PARAMETER | DESCRIPTION | TEST CONDITIONS | MIN<br>(Note 7) | TYP | MAX<br>(Note 7) | UNITS | |-----------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----------------|-------| | Eff_peak | Peak Efficiency | $\begin{split} &V_{IN} = 24V, 96LEDs, 20mA\\ &each, L = 10\mu H \ with \ DCR\\ &\leq &100m\Omega, F_{SW} = 600kHz,\\ &T_A = +25^{\circ}C \end{split}$ | | 92.4 | | % | | | | $\begin{split} &V_{IN} = 12 V, 96 \text{ LEDs, } 20 \text{mA} \\ & \text{ each, } L = 10 \mu \text{H with DCR} \\ & \leq &100 \text{m}\Omega, F_{SW} = 600 \text{kHz,} \\ &T_{A} = +25 ^{\circ}\text{C} \end{split}$ | | 91.5 | | % | | | | $\begin{aligned} &V_{IN} = 6\text{V}, 96 \text{ LEDs}, 20\text{mA} \\ &\text{each}, L = 10\mu\text{H with DCR} \\ &\leq \! 100\text{m}\Omega, F_{SW} = 600\text{kHz}, \\ &T_A = +25^{\circ}\text{C} \end{aligned}$ | | 81.6 | | % | | | | $\begin{split} & V_{IN} = 24V, 80 \text{ LEDs, } 40\text{mA} \\ & \text{each, } L = 10\mu\text{H with DCR} \\ & \leq \! 100\text{m}\Omega, F_{SW} \! = \! 600\text{kHz,} \\ & T_A = +25^{\circ}\text{C} \end{split}$ | | 93.4 | | % | | | | $\begin{split} &V_{IN} = 12\text{V}, 80 \text{ LEDs}, 40\text{mA} \\ & \text{each, L} = 10\mu\text{H with DCR} \\ & \leq &100\text{m}\Omega, F_{SW} = 600\text{kHz}, \\ &T_A = +25^{\circ}\text{C} \end{split}$ | | 90.7 | | % | | D <sub>MAX</sub> | <b>Boost Maximum Duty Cycle</b> | f <sub>SW</sub> = 500kHz | 90 | | | % | | D <sub>MIN</sub> | Boost Minimum Duty Cycle | f <sub>SW</sub> = 500kHz | | | 10 | % | | f <sub>SW</sub> | Boost Switching Frequency | $R_{FSW} = 100k\Omega$ | 0.45 | 0.5 | 0.55 | MHz | | | | $R_{FSW} = 33k\Omega$ | 1.35 | 1.5 | 1.65 | MHz | | ILX_leakage | Lx Leakage Current | VLX = 45V, EN= 0V | | | 10 | μΑ | | REFERENCE | | | | | | | | I <sub>MATCH</sub> | Channel-to-Channel Current Matching | I <sub>LED</sub> = 20mA | -1.1 | ±0.7 | +1.1 | % | | I <sub>ACC</sub> | Absolute Current Accuracy | $R_{SET} = 36k\Omega$ , $T_A = +25$ °C | -1.5 | | +1.5 | % | | | | $R_{SET} = 36k\Omega$ ,<br>$T_A = -40$ °C to +80°C | -2 | | +2 | % | | FAULT DETECTION | | | | | | | | V <sub>SC</sub> | Channel Short Circuit Threshold | | 3.3 | | 4.6 | V | | V <sub>temp</sub> | Over-Temperature Threshold | | | 150 | | °C | | V <sub>temp_acc</sub> | Over-Temperature Threshold Accuracy | | | 5 | | °C | | V <sub>OVP</sub> | Overvoltage Limit on OVP Pin | | 1.18 | 1.22 | 1.24 | V | | DIGITAL INTERFACE | | | | | | | | V <sub>IL</sub> | Logic Input Low Voltage | | | | 0.8 | V | | V <sub>IH</sub> | Logic Input High Voltage | | 1.5 | | 5.5 | V | | CURRENT SOURCES | | T | | | | | | V <sub>HEADROOM</sub> | Dominant Channel Current Source Headroom at CH<br>Pin | I <sub>LED</sub> = 50mA<br>T <sub>A</sub> = +25°C | | 1.0 | | V | | V <sub>RSET</sub> | Voltage at RSET Pin | | 1.18 | 1.21 | 1.24 | V | | ILEDmax | Maximum LED Current per Channel | LED config = 8P10S with<br>VF = 3.4V and V <sub>IN</sub> = 11V | | 50 | | mA | **Electrical Specifications** All specifications below are characterized at $T_A = -40 \,^{\circ}\text{C}$ to $+85 \,^{\circ}\text{C}$ ; $V_{\text{IN}} = 12\text{V}$ , EN = 5V, $R_{\text{SET}} = 36\text{k}\Omega$ , unless otherwise noted. Boldface limits apply over the operating temperature range, -40 $^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ . (Continued) | PARAMETER | DESCRIPTION | TEST CONDITIONS | MIN<br>(Note 7) | TYP | MAX<br>(Note 7) | UNITS | |---------------|----------------------------------------|---------------------------|-----------------|------|-----------------|-------| | PWM GENERATOR | | | | | | | | FPWM | Generated PWM Frequency | R <sub>FPWM</sub> = 330kΩ | 180 | 200 | 220 | Hz | | | | $R_{FPWM} = 3.3k\Omega$ | 18 | 20 | 22 | kHz | | Dimming Range | PWM Dimming Duty Cycle Limits (Note 9) | f <sub>PWM</sub> ≤ 30kHz | 0.4 | | 100 | % | | FPWMI | PWMI Input Frequency Range (Note 9) | | 200 | | 20k | Hz | | VFPWM | VFPWM Voltage | R <sub>FPWM</sub> = 3.3kΩ | 1.18 | 1.21 | 1.25 | V | #### NOTES: - 7. Parameters with MIN and/or MAX limits are 100% tested at +25 °C, unless otherwise specified. Temperature limits established by characterization and are not production tested. - 8. At maximum $\rm V_{IN}$ of 26V, minimum $\rm V_{OUT}$ is 28V. Minimum $\rm V_{OUT}$ can be lower at lower $\rm V_{IN}$ - 9. Limits established by characterization and are not production tested. # **Typical Performance Curves** FIGURE 4. EFFICIENCY vs $V_{IN}$ vs TEMPERATURE AT 50mA FIGURE 5. EFFICIENCY vs $V_{\mbox{\scriptsize IN}}$ vs TEMPERATURE AT 20mA FIGURE 7. EFFICIENCY vs SWITCHING FREQUENCY Submit Document Feedback 7 intersil FN6998.2 May 6, 2014 # Typical Performance Curves (Continued) FIGURE 8. CHANNEL-TO-CHANNEL CURRENT MATCHING EXAMPLE FIGURE 9. CURRENT MATCHING vs VIN vs TEMPERATURE FIGURE 10. CURRENT LINEARITY vs LOW LEVEL PWM DIMMING DUTY CYCLE FIGURE 11. TYPICAL CHANNEL VOLTAGE EXAMPLE FIGURE 12. $V_{\mbox{\scriptsize HEADROOM}}$ vs $V_{\mbox{\scriptsize IN}}$ vs TEMPERATURE AT 50mA FIGURE 13. $V_{\mbox{\scriptsize HEADROOM}}$ vs $V_{\mbox{\scriptsize IN}}$ vs TEMPERATURE AT 20mA # Typical Performance Curves (Continued) FIGURE 14. QUIESCENT CURRENT vs $V_{\mbox{\scriptsize IN}}$ vs Temperature with FIGURE 15. V<sub>OUT</sub> RIPPLE VOLTAGE FIGURE 16. IN-RUSH CURRENT and LED CURRENT AT $V_{IN} = 12V$ FIGURE 17. IN-RUSH CURRENT AND LED CURRENT AT VIN = 26V FIGURE 18. LINE REGULATION WITH $V_{\rm IN}$ CHANGES FROM 12V TO **26V DISABLE PROFILE** FIGURE 19. LINE REGULATION WITH $\mathrm{V}_{\mathrm{IN}}$ Changes from 26V to **12**V # Typical Performance Curves (Continued) FIGURE 20. LOAD REGULATION WITH I<sub>LED</sub> CHANGES FROM 0.4% TO 100% PWM DIMMING FIGURE 21. LOAD REGULATION WITH I $_{\rm LED}$ CHANGES FROM 100% TO 0.4% PWM DIMMING FIGURE 22. LOAD REGULATION WITH I $_{\rm LED}$ CHANGES FROM 0% TO 100% PWM DIMMING FIGURE 23. LOAD REGULATION WITH ILED CHANGES FROM 100% to 0% PWM DIMMING FIGURE 24. DISABLE PROFILE FIGURE 25. MINIMUM 0.4% PWM DIMMING DUTY CYCLE Submit Document Feedback 10 intersil FN6998.2 May 6, 2014 # **Theory of Operation** #### **PWM Boost Converter** The current mode PWM boost converter produces the minimal voltage needed to enable the LED string with the highest forward voltage drop to run at the programmed current. The ISL97678 employs current mode control boost architecture that has a fast current sense loop and a slow voltage feedback loop. This architecture achieves a fast transient response that is essential for the notebook backlight application where the power can be several Li-ion cell batteries or instantly change to an AC/DC adapter without rendering a noticeable visual nuisance. The number of LEDs that can be driven by ISL97678 depends on the type of LED chosen in the application. The ISL97678 is capable of boosting up to 45V and drive 8 channels of LEDs at a maximum of 45mA per channel. ### **Current Matching and Current Accuracy** Each channel of the LED current is regulated by the current source circuit, as shown in Figure 26. The LED peak current is set by translating the R<sub>SET</sub> current to the output with a scaling factor of $707.9/R_{SET}$ . The source terminals of the current source MOSFETs are designed to run at 500mV to optimize power loss versus accuracy requirements. The sources of errors of the channel-to-channel current matching come from the op amps offset, internal layout, reference, and current source resistors. These parameters are optimized for current matching and absolute current accuracy. However, the absolute accuracy is additionally determined by the external $R_{SET}$ . A 0.1% tolerance resistor is recommended. FIGURE 26. SIMPLIFIED CURRENT SOURCE CIRCUIT ### **Dynamic Headroom Control** The ISL97678 features a proprietary Dynamic Headroom Control circuit that detects the highest forward voltage string or effectively the lowest voltage from any of the CH pins. When this lowest $I_{\mbox{\scriptsize IN}}$ voltage is lower than the short circuit threshold, $V_{\mbox{\scriptsize SC}}$ , such voltage will be used as the feedback signal for the boost regulator. The boost makes the output to the correct level such that the lowest CH pin is at the target headroom voltage. Since all LED strings are connected to the same output voltage, the other CH pins will have a higher voltage, but the regulated current source circuit on each channel will ensure that each channel has the same programmed current. The output voltage will regulate cycle-by-cycle and is always referenced to the highest forward voltage string in the architecture. ### **OVP and Volt Requirement** The Overvoltage Protection (OVP) pin has a function of setting the overvoltage trip level as well as limiting the $V_{\mbox{OUT}}$ regulation range. The ISL97678 OVP threshold is set by $R_{UPPER}$ and $R_{LOWER}$ as shown in Equation 1: $$V_{OUT\ OVP} = 1.21V \times (R_{UPPER} + R_{LOWER}) / R_{LOWER}$$ (EQ. 1) $V_{OUT}\,\text{can}$ only regulate between 64% and 100% of the $V_{OUT\_OVP}\,$ such that: Allowable $V_{OUT} = 64\%$ to 100% of $V_{OUT-OVP}$ For example, if 10 LEDs are used with the worst case $V_{OUT}$ of 35V. If $R_{UPPER}$ and $R_{LOWER}$ are chosen such that the OVP level is set at 40V, then the $V_{OUT}$ is allowed to operate between 25.6V and 40V. If the requirement is changed to a 6 LEDs 21V $V_{OUT}$ application, then the OVP level must be reduced and users should follow $V_{OUT} = (64\% \sim 100\%)$ OVP requirement. Otherwise, the headroom control will be disturbed such that the channel voltage can be much higher than expected and sometimes it can prevent the driver from operating properly. The ratio of the OVP capacitors should be the inverse of the OVP resistors. For example, if $R_{UPPER}/R_{LOWER} = 33/1$ , then $C_{UPPER}/C_{LOWER} = 1/33$ with $C_{UPPER} = 100$ pF and $C_{LOWER} = 3.3$ nF. ## **Dimming Controls** The ISL97678 allows two ways of controlling the LED current, and therefore, the brightness. They are: - 1. DC current adjustment - 2. PWM chopping of the LED current defined in Step 1. There are various ways to achieve DC or PWM current control, which will be described in the following. In any dimming controls, the EN pin must be high. EN is a high voltage pin that can be applied with a digital signal or tied directly to $V_{\rm IN}$ for enable function. #### **MAXIMUM DC CURRENT SETTING** The initial brightness should be set by choosing an appropriate value for R<sub>SET</sub>. This should be chosen to fix the maximum possible LED current: $$I_{LEDmax} = \frac{707.9}{R_{SET}}$$ (EQ. 2) Alternatively, the $\mathbf{R}_{\mbox{\footnotesize SET}}$ can be replaced by a digital potentiometer for adjustable current. Submit Document Feedback 11 intersil FN6998.2 #### **PWM CONTROL** The ISL97678 provides PWM dimming by PWM chopping of the current in the LEDs for all 8 channels. To achieve PWM dimming, the users need to apply a PWM signal at the PWM pin. The PWM output will follow the PWM input and the dimming frequency will be set by R<sub>PWM</sub>. During the On periods, the LED current will be defined by the value of RSFT, as described in Equation 1. ### **PWM Dimming Frequency Adjustment** The dimming frequencies are set by an external resistor at the FPWM pin as shown by Equation 3: $$f_{PWM} = \frac{6.66 \times 10^7}{R_{FPWM}}$$ (EQ. 3) where f<sub>PWM</sub> is the desirable PWM dimming frequency and R<sub>FPWM</sub> is the setting resistor. f<sub>PWM</sub> range is from 100Hz to 30kHz. ### **Switching Frequency** The boost switching frequency can be adjusted by a resistor as shown in Equation 4: $$f_{SW} = \frac{(5 \times 10^{10})}{R_{FSW}}$$ (EQ. 4) where $f_{SW}$ is the desirable boost switching frequency and $R_{FSW}$ is the setting resistor. ## **5V and 2.3V Low Dropout Regulators** A 5V LDO regulator is present at the VDC pin to develop the necessary low voltage supply, which is used by the chips internal control circuitry. Because VDC is an LDO pin, it requires a bypass capacitor of 1µF or more for the regulation. The VDC pin can be used for a coarse regulator or reference but does not pull more than a few mA from it. Similarly, a 2.3V LDO regulator is present at the VLOGIC pin to develop the necessary low voltage supply for the chip's internal logic control circuitry. A 1µF bypass capacitor or more is needed for regulation. The VLOGIC pin can be used as a coarse regulator or reference but does not pull more than a few mA from it. #### **Soft-Start** The ISL97678 uses a digital soft-start where the boost current limit is stepped up in 8 steps. The initial current limit level is set to one ninth of the full current limit, with subsequent steps increasing this by a ninth every 2ms. In the event that no LEDs have been conducting during the interval since the last step (for example if the LEDs are running at a low duty cycle at a low PWM frequency) then the step will be delayed until the LEDs are conducting. If the LEDs are disabled and re-enabled again then soft-start will be restarted when the LEDs are enabled. #### **Fault Protection and Monitoring** The ISL97678 features extensive protection functions to cover all the perceivable failure conditions. The failure mode of a LED can be either open circuit or as a short. The behavior of an open circuited LED can additionally take the form of either infinite resistance or, for some LEDs, a zener diode, which is integrated into the device in parallel with the now opened LED. For basic LEDs (which do not have built-in zener diodes), an open circuit failure of an LED will only result in the loss of one channel of LEDs without affecting other channels. Similarly, a short circuit condition on a channel that results in that channel being turned off does not affect other channels unless a similar fault is occurring. Due to the lag in boost response to any load change at its output, certain transient events (such as significant step changes in LED duty cycle) can transiently look like LED fault modes. The ISL97678 uses feedback from the LEDs to determine when it is in a stable operating region and prevents apparent faults during these transient events from allowing any of the LED strings to fault out. See Table 1 for more details. #### **Short Circuit Protection (SCP)** The short circuit detection circuit monitors the voltage on each channel and disables faulty channels which are detected above the programmed short circuit threshold. When an LED becomes shorted, the action taken is described in Table 1. The short circuit threshold is 4V. ### **Open Circuit Protection (OCP)** When one of the LEDs becomes open circuit, it can behave as either an infinite resistance or a gradually increasing finite resistance. The ISL97678 monitors the current in each channel such that any string which reaches the intended output current is considered "good". Should the current subsequently fall below the target, the channel will be considered an "open circuit". Furthermore, should the boost output of the ISL97678 reach the OVP limit or should the lower over-temperature threshold be reached, all channels which are not "good" will immediately be considered as "open circuit". Detection of an "open circuit" channel will result in a time-out before disabling of the affected channel. Some users employ some special types of LEDs that have zener diode structure in parallel with the LED for ESD enhancement, thus enabling open circuit operation. When this type of LED goes open circuit, the effect is as if the LED forward voltage has increased, but no light will be emitted. Any affected string will not be disabled, unless the failure results in the boost OVP limit being reached, allowing all other LEDs in the string to remain functional. Care should be taken in this case that the boost OVP limit and SCP limit are set properly, so as to make sure that multiple failures on one string do not cause all other good channels to be faulted out. This is due to the increased forward voltage of the faulty channel making all other channel look as if they have LED shorts. See Table 1 for details for responses to fault conditions. #### **Overvoltage Protection (OVP)** The integrated OVP circuit monitors the output voltage and keeps the voltage at a safe level. The OVP threshold is set as shown in Equation 5: $$OVP = 1.21V \times (R_{UPPER} + R_{LOWER}) / R_{LOWER}$$ (EQ. 5) These resistors should be large to minimize the power loss. For example, a 1Mk $\Omega$ R<sub>UPPER</sub> and 30k $\Omega$ R<sub>LOWER</sub> sets OVP to 41.2V. Submit Document Feedback intersil FN6998 2 12 Large OVP resistors also allow COUT discharges slowly during the PWM Off time. Parallel capacitors should be placed across the OVP resistors such that $R_{UPPER}/R_{LOWER} = C_{LOWER}/C_{UPPER}$ . Using a C<sub>UPPER</sub> value of at least 30pF is recommended. These capacitors reduce the AC impedance of the OVP node, which is important when using high value resistors. ### **Undervoltage Lockout** If the input voltage falls below the UVLO level of 2.8V, the device will stop switching and be reset. Operation will restart only if the device control interface re-enables it once the input voltage is back in the normal operating range. Also all digital settings will be reset to their default states. ### **Over-Temperature Protection (OTP)** The ISL97678 includes two over-temperature thresholds. The lower threshold is set to +130°C. When this threshold is reached, any channel which is outputting current at a level significantly below the regulation target will be treated as "open circuit" and disabled after a time-out period. The intention of the lower threshold is to allow bad channels to be isolated and disabled before they cause enough power dissipation (as a result of other channels having large voltages across them) to hit the upper temperature threshold. The upper threshold is set to +150°C. Each time this is reached. the boost will stop switching and the output current sources will be switched off and stay off until the control driver is power off and re-enables it. For the extensive fault protection conditions, please refer to Figure 27 and Table 1 for details. ### **Shutdown** When the EN pin is low the entire chip is shut down to give close to zero shutdown current. The digital interfaces will not be active during this time. FIGURE 27. SIMPLIFIED FAULT PROTECTIONS #### **TABLE 1. PROTECTIONS TABLE** | CASE | FAILURE MODE | DETECTION MODE | FAILED CHANNEL ACTION | GOOD CHANNELS ACTION | V <sub>OUT</sub> REGULATED<br>BY | |------|-------------------|--------------------------------------------------------------------------------------------------|------------------------|------------------------|----------------------------------| | 1 | CH1 Short Circuit | Upper Over-Temperature<br>Protection limit (OTP) not<br>triggered and VI <sub>INO</sub> <<br>VSC | CH1 ON and burns power | CH2 through CH8 Normal | Highest VF of CH2<br>through CH8 | | 2 | CH1 Short Circuit | Upper OTP triggered but VI <sub>IN1</sub> < VSC | CH1 goes off | Same as CH1 | Highest VF of CH2<br>through CH8 | Submit Document Feedback intersil FN6998 2 13 **TABLE 1. PROTECTIONS TABLE (Continued)** | CASE | FAILURE MODE | DETECTION MODE | FAILED CHANNEL ACTION | GOOD CHANNELS ACTION | V <sub>OUT</sub> REGULATED<br>BY | |------|-----------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | 3 | CH1 Short Circuit | Upper OTP not triggered but VI <sub>IN1</sub> > VSC | CH1 disabled after 6 PWM cycles time-out. | If 3 channels are already shut<br>down, all channels will be shut<br>down. Otherwise CH2-8 will<br>remain as normal | Highest VF of CH2<br>through CH8 | | 4 | CH1 Open Circuit with infinite resistance | Upper OTP not triggered and VI <sub>IN1</sub> < VSC | V <sub>OUT</sub> will ramp to OVP. CH1 will time-out after 6 PWM cycles and switch off. V <sub>OUT</sub> will drop to normal level. | CH2 through CH8 Normal | Highest VF of CH2<br>through CH8 | | 5 | CH1 LED Open<br>Circuit but has<br>paralleled Zener | Upper OTP not triggered and VI <sub>IN1</sub> < VSC | CH1 remains ON and has highest<br>VF, thus V <sub>OUT</sub> increases | CH2 through CH8 ON, Q2 through Q8 burn power | VF of CH1 | | 6 | CH1 LED Open<br>Circuit but has<br>paralleled Zener | Upper OTP triggered but<br>VI <sub>IN1</sub> < VSC | CH1 goes off | Same as CH1 | VF of CH1 | | 7 | CH1 LED Open<br>Circuit but has | Upper OTP not triggered but VI <sub>IN1</sub> > VSC | CH1 OFF | CH2 through CH8 Normal | Highest VF of CH2<br>through CH8 | | | paralleled Zener | Upper OTP not triggered but VI <sub>INX</sub> > VSC | CH1 remains ON and has highest VF, thus V <sub>OUT</sub> increases. | V <sub>OUT</sub> increases then CH-X switches OFF. This is an unwanted shut off and can be prevented by setting OVP and/or VSC at an appropriate level. | VF of CH1 | | 8 | Channel-to-Channel<br>∆VF too high | Lower OTP triggered but VI <sub>INx</sub> < VSC | Any channel at below the target current will fault out after 6 PWM cycles. Remaining channels driven with normal current. | | Highest VF of CH1<br>through CH8 | | 9 | Channel-to-Channel ΔVF too high | Upper OTP triggered but VI <sub>INx</sub> < VSC | All channels switched off | | Highest VF of CH1<br>through CH8 | | 10 | Output LED string voltage too high | V <sub>OUT</sub> > VOVP | Driven with normal current. Any channel that is below the target current will time-out after 6 PWM cycles. | | Highest VF of CH1<br>through CH8 | | 11 | V <sub>OUT</sub> /LX shorted to GND | | LX will not switch | | | ### **Components Selections** According to the inductor Voltage-Second Balance principle, the change of inductor current during the switching regulator On-time is equal to the change of inductor current during the switching regulator Off-time. Since the voltage across an inductor is as shown in Equation 6: $$V_{1} = L \times \Delta I_{1} / \Delta t$$ (EQ. 6) and $\Delta I_L$ @ On = $\Delta I_L$ @ Off, therefore: $$(V_1 - 0)/L \times D \times t_S = (V_0 - V_D - V_1)/L \times (1 - D) \times t_S$$ (EQ. 7) where D is the switching duty cycle defined by the turn-on time over the switching periods. $V_D$ is Schottky diode forward voltage that can be neglected for approximation. Rearranging the terms without accounting for $V_D$ gives the boost ratio and duty cycle respectively as Equations 8 and 9: $$V_{O}/V_{I} = 1/(1-D)$$ (EQ. 8) $$D = (V_O - V_I)/V_O$$ (EQ. 9) ## **Input Capacitor** Switching regulators require input capacitors to deliver peak charging current and to reduce the impedance of the input supply. This reduces interaction between the regulator and input supply, thereby improving system stability. The high switching frequency of the loop causes almost all ripple current to flow in the input capacitor, which must be rated accordingly. A capacitor with low internal series resistance should be chosen to minimize heating effects and improve system efficiency, such as X5R or X7R ceramic capacitors, which offer small size and a lower value of temperature and voltage coefficient compared to other ceramic capacitors. It is recommended that an input capacitor of at least $10\mu F$ be used. Ensure the voltage rating of the input capacitor is suitable to handle the full supply range. #### Inductor The selection of the inductor should be based on its maximum and saturation current ( $I_{SAT}$ ) characteristics, power dissipation (DCR), EMI susceptibility (shielded vs unshielded), and size. Inductor type and value influence many key parameters, including ripple current, current limit, efficiency, transient performance and stability. The inductor's maximum current capability must be adequate enough to handle the peak current at the worst case condition. Additionally, if an inductor core is chosen with too low a current rating, saturation in the core will cause the effective inductor value to fall, leading to an increase in peak to average current level, poor efficiency and overheating in the core. The series resistance, DCR, within the inductor causes conduction loss and heat dissipation. A shielded inductor is usually more suitable for EMI susceptible applications, such as LED backlighting. The peak current can be derived from the voltage across the inductor during the Off-period, as expressed in Equation 10: $$IL_{peak} = (V_{O} \times I_{O})/(85\% \times V_{I}) + 1/2[V_{I} \times (V_{O} - V_{I})/(L \times V_{O} \times f_{SW})]$$ (EQ. 10) The choice of 85% is just an average term for the efficiency approximation. The first term is the average current, which is inversely proportional to the input voltage. The second term is the inductor current change, which is inversely proportional to L and $f_{\hbox{SW}}$ as a result, for a given switching. # **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev. | DATE | REVISION | CHANGE | |-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3/22/2014 | FN6998.2 | Changed PWM dimming "0.8%~100% duty cycle" to "0.4%~100% duty cycle" on the front page. Changed External PWM Input "25kHz" to "20kHz" in the Features section in order to be consistent with Electrical Specifications. Updated Application Circuit and Block Diagram drawings along with the resistor and capacitor names. Moved the VFSW specification to the BOOST SWITCHING REGULAR section of the Electrical Specifications table. Changed "/SHUT" to "EN" in order to be consistent with the Pin Descriptions table. Changed "I <sub>SET</sub> " to "R <sub>SET</sub> " for the LED current setting resistor in order to be consistent across the datasheet. Changed "V <sub>ISET</sub> " to "V <sub>RSET</sub> " in order to be consistent with the RSET pin name. Changed "R <sub>OSC</sub> " to "R <sub>FSW</sub> " in order to be consistent across the datasheet. Changed "R <sub>1</sub> " and "R <sub>2</sub> " to "R <sub>UPPER</sub> " and "R <sub>LOWER</sub> ", respectively in OVP and V <sub>OUT</sub> Requirement section. Added FIGURE 1. TYPICAL APPLICATION CIRCUIT: TFT-LCD NOTEBOOK DISPLAY. Added FIGURE 25. MINIMUM 0.4% PWM DIMMING DUTY CYCLE. Updated "Package Outline Drawing" on page 16 to the latest revision. | | 11/5/09 | FN6998.1 | Changed VSC spec from Changed VSC spec from "3.3min, 4.4max" to "3.3min, 4.6max". | | 10/26/09 | FN6998.0 | Initial Release | ## **About Intersil** Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets. For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at <a href="https://www.intersil.com">www.intersil.com</a>. You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask. Reliability reports are also available from our website at www.intersil.com/support For additional products, see <a href="https://www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at www.intersil.com/en/support/qualandreliability.html Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com Submit Document Feedback 15 intersil FN6998.2 # **Package Outline Drawing** ## L32.5x5B 32 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 3, 5/10 TOP VIEW TYPICAL RECOMMENDED LAND PATTERN SIDE VIEW DETAIL "X" #### NOTES: - 1. Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994. - Unless otherwise specified, tolerance : Decimal $\pm 0.05$ - Dimension applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - 5 Tiebar shown (if present) is a non-functional feature. - 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. Submit Document Feedback 16 intersil FN6998.2