#### **Features** - High speed □ 20 ns - Automatic power-down when deselected - Low active power ☐ 935 mW - Low standby power □ 83 mW - CMOS for optimum speed/power - TTL-compatible inputs and outputs - Easy memory expansion with $\overline{CE}_1$ , $CE_2$ , and $\overline{OE}$ features - Available in non Pb-free 32-Lead (300-Mil) Molded SOJ ### **Functional Description** The CY7C188 is a high-performance CMOS static RAM organized as 32,768 words by 9 bits. Easy memory expansion is provided by an active-LOW chip enable ( $\overline{\text{CE}}_1$ ), an active-HIGH chip enable ( $\overline{\text{CE}}_2$ ), an active-LOW output enable ( $\overline{\text{OE}}$ ), and tri-state drivers. The device has an automatic power-down feature that reduces power consumption by more than 75% when deselected. Writing to the device is accomplished by taking $\overline{CE}_1$ and write enable ( $\overline{WE}$ ) inputs LOW and $CE_2$ input HIGH. Data on the nine I/O pins ( $I/O_0 - I/O_8$ ) is then written into the location specified on the address pins ( $A_0 - A_{14}$ ). Reading from the device is accomplished by taking $\overline{\text{CE}}_1$ and $\overline{\text{OE}}$ LOW while forcing $\overline{\text{WE}}$ and $\text{CE}_2$ HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins. The nine input/output pins (I/O $_0$ – I/O $_8$ ) are placed in a high-impedance state when the device is <u>des</u>elected ( $\overline{CE}_1$ HIGH or $\overline{CE}_2$ LOW), the outputs are disabled ( $\overline{OE}$ HIGH), or during a write operation ( $\overline{CE}_1$ LOW, $\overline{CE}_2$ HIGH, and $\overline{WE}$ LOW). The CY7C188 is available in standard 300-mil-wide SOJ. # **Logic Block Diagram** # Contents | Pin Configuration | 3 | |-------------------------------------------|---| | Selection Guide | | | Maximum Ratings | 4 | | Operating Range | | | Electrical Characteristics | 4 | | Capacitance | 4 | | AC Test Loads and Waveforms | | | Switching Characteristics | 5 | | Switching Waveforms | | | Read Cycle No. 1 | 6 | | Read Cycle No. 2 (Chip-Enable Controlled) | 6 | | Write Cycle No. 1 (WE Controlled) | 6 | | Write Cycle No.2 (CE Controlled) | 7 | | Write Cycle No. 3 (WE Controlled, OE LOW) | | | Truth Table | / | |-----------------------------------------|----| | Ordering Information | 8 | | Ordering Code Definitions | | | Package Diagram | | | Acronyms | 9 | | Document Conventions | | | Units of Measure | 9 | | Document History Page | 10 | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | | | Products | 10 | | PSoC Solutions | 10 | # **Pin Configuration** # **Selection Guide** | Description | -20 | |-----------------------------------|-----| | Maximum Access Time (ns) | 20 | | Maximum Operating Current (mA) | 170 | | Maximum CMOS Standby Current (mA) | 15 | ### **Maximum Ratings** | DC Input Voltage <sup>[1]</sup> | 0.5 V to V <sub>CC</sub> + 0.5 V | |--------------------------------------------------------|----------------------------------| | Output Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | > 2001 V | | Latch-up Current | > 200 mA | # **Operating Range** | Range | Ambient<br>Temperature | V <sub>CC</sub> | |------------|------------------------|-----------------| | Commercial | 0 °C to +70 °C | 5 V ± 10% | ### **Electrical Characteristics** Over the Operating Range<sup>[2]</sup> | Davameter | | | -20 | | Unit | |------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------|------| | Parameter | Description | Test Conditions | Min | Max | Unit | | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = Min, I <sub>OH</sub> = -4.0 mA | 2.4 | - | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8.0 mA | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 2.2 | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | Input LOW Voltage <sup>[1]</sup> | | -0.5 | 0.8 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_I \le V_{CC}$ | <b>-</b> 5 | +5 | μА | | I <sub>OZ</sub> | Output Leakage Current | $GND \le V_I \le V_{CC}$ , Output Disabled | <b>-</b> 5 | +5 | μА | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply Current | $V_{CC}$ = Max, $I_{OUT}$ = 0 mA, f = $f_{MAX}$ = 1/ $t_{RC}$ | _ | 170 | mA | | I <sub>SB1</sub> | Automatic CE Power-Down<br>Current — TTL Inputs | $ \begin{array}{c} \text{Max V}_{CC}, \overline{CE}_1 \geq V_{IH} \text{ or } CE_2 \leq V_{IL}, V_{IN} \geq V_{IH} \\ \text{or } V_{IN} \leq V_{IL}, f = f_{MAX} \end{array} $ | _ | 35 | mA | | I <sub>SB2</sub> | Automatic CE Power-Down<br>Current — CMOS Inputs | $\begin{array}{l} \text{Max V}_{CC}, \overline{CE}_1 \geq \text{V}_{CC} - 0.3 \text{V or CE}_2 \leq 0.3 \text{V}, \\ \text{V}_{IN} \geq \text{V}_{CC} - 0.3 \text{V or V}_{IN} \leq 0.3 \text{V, f = 0} \end{array}$ | - | 15 | mA | # Capacitance<sup>[3]</sup> | Parameter | Description | Test Conditions | Max | Unit | |-----------------------------|--------------------|----------------------------------------------------------------------|-----|------| | C <sub>IN</sub> : Addresses | Input Capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = 5.0 \text{V}$ | 6 | pF | | C <sub>IN</sub> : Controls | Input Capacitance | | 8 | pF | | C <sub>OUT</sub> | Output Capacitance | | 8 | pF | - 1. Minimum voltage is equal to $-2.0\ V$ for pulse durations less than 20 ns. - 2. See the last page of this specification for Group A subgroup testing information. - 3. Tested initially and after any design or process changes that may affect these parameters. ### AC Test Loads and Waveforms[4, 5] THÉVENIN EQUIVALENT Equivalent to: OUTPUT -**─**• 1.73 V ### **Switching Characteristics** Over the Operating Range<sup>[4, 6]</sup> | | | - | 20 | | | | |-------------------------------|-------------------------------------------------------------------------|-----|-----|------|--|--| | Parameter | Description | Min | Max | Unit | | | | READ CYCLE | | | | | | | | t <sub>RC</sub> | Read Cycle Time | 20 | _ | ns | | | | t <sub>AA</sub> | Address to Data Valid | _ | 20 | ns | | | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | _ | ns | | | | t <sub>ACE</sub> | CE <sub>1</sub> LOW or CE <sub>2</sub> HIGH to Data Valid | _ | 20 | ns | | | | t <sub>DOE</sub> | OE LOW to Data Valid | _ | 9 | ns | | | | t <sub>LZOE</sub> | OE LOW to Low Z <sup>[7]</sup> | 0 | _ | ns | | | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[5, 7]</sup> | _ | 9 | ns | | | | t <sub>LZCE</sub> | CE <sub>1</sub> LOW or CE <sub>2</sub> HIGH to low Z <sup>[7]</sup> | 3 | - | ns | | | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH or CE <sub>2</sub> LOW to high Z <sup>[5, 7]</sup> | _ | 9 | ns | | | | t <sub>PU</sub> | CE <sub>1</sub> LOW or CE <sub>2</sub> HIGH to power-up | 0 | _ | ns | | | | t <sub>PD</sub> | CE <sub>1</sub> HIGH or CE <sub>2</sub> LOW to power-down | _ | 20 | ns | | | | WRITE CYCLE <sup>[8, 9]</sup> | | | | | | | | t <sub>WC</sub> | Write Cycle Time | 20 | _ | ns | | | | t <sub>SCE</sub> | CE <sub>1</sub> LOW or CE <sub>2</sub> HIGH to Write End | 15 | _ | ns | | | | t <sub>AW</sub> | Address set-up to Write End | 15 | _ | ns | | | | t <sub>HA</sub> | Address Hold from Write End | 0 | _ | ns | | | | t <sub>SA</sub> | Address set-up to Write Start | 0 | - | ns | | | | t <sub>PWE</sub> | WE Pulse Width | 15 | _ | ns | | | | t <sub>SD</sub> | Data Set-Up to Write End | 10 | _ | ns | | | | t <sub>HD</sub> | Data Hold from Write End | 0 | - | ns | | | | t <sub>HZWE</sub> | WE LOW to high Z <sup>[5]</sup> | 0 | 7 | ns | | | | t <sub>LZWE</sub> | WE HIGH to low Z <sup>[5, 7]</sup> | 3 | | ns | | | - 4. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance. - $t_{HZOE}$ , $t_{HZCF}$ , and $t_{HZWE}$ are specified with $C_L$ = 5 pF as in part (b) of AC Test Loads. Transition is measured $\pm 500$ mV from steady-state voltage. See the last page of this specification for Group A subgroup testing information. - At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device. The internal write time of the memory is defined by the overlap of CE<sub>2</sub>, LOW, CE<sub>2</sub> HIGH, and WE LOW. All three signals must be asserted to initiate a write and any signal can terminate a write by being deasserted. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write. The minimum write cycle time for write cycle #3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. # **Switching Waveforms** # Read Cycle No. 1<sup>[10, 11]</sup> ### Read Cycle No. 2 (Chip-Enable Controlled)[11, 12, 13] # Write Cycle No. 1 (WE Controlled)<sup>[13, 14, 15, 16]</sup> - 10. <u>De</u>vice is continuously selected. <u>OE</u>, <u>CE</u> = V<sub>IL</sub>. 11. <u>WE</u> is HIGH for read cycle. - Address valid prior to or coincident with CE transition LOW. Timing parameters are the same for all chip enable signals (CE<sub>1</sub> and CE<sub>2</sub>), so only the timing for CE<sub>1</sub> is shown. The internal write time of the memory is defined by the overlap of CE<sub>1</sub>, LOW, CE<sub>2</sub> HIGH, and WE LOW. All three signals must be asserted to initiate a write and any signal can terminate a write by being deasserted. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write. - 15. Data I/O is high impedance if $\overline{OE} = V_{IH}$ . 16. If $\overline{CE}$ goes HIGH simultaneously with $\overline{WE}$ HIGH, the output remains in a high-impedance state. - 17. During this period, the I/Os are in the output state and input signals should not be applied. # Switching Waveforms (Continued) Write Cycle No.2 (CE Controlled)[18, 20, 21, 22] # Write Cycle No. 3 (WE Controlled, OE LOW)[19, 20, 22] #### **Truth Table** | CE | WE | OE | Input/Output | Mode | Power | |----|----|----|--------------|---------------------------|----------------------------| | Н | Х | Х | High Z | Deselect/Power-Down | Standby (I <sub>SB</sub> ) | | L | Н | L | Data Out | Read | Active (I <sub>CC</sub> ) | | L | L | Х | Data In | Write | Active (I <sub>CC</sub> ) | | L | Н | Н | High Z | Deselect, Output Disabled | Active (I <sub>CC</sub> ) | - 18. The internal write time of the memory is defined by the overlap of $\overline{CE}_1$ , LOW, $\overline{CE}_2$ HIGH, and $\overline{WE}$ LOW. All three signals must be asserted to initiate a write and any signal can terminate a write by being deasserted. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write. 19. The minimum write cycle time for write cycle #3 ( $\overline{WE}$ controlled, $\overline{OE}$ LOW) is the sum of $t_{HZWE}$ and $t_{SD}$ . 20. Timing parameters are the same for all chip enable signals ( $\overline{CE}_1$ and $\overline{CE}_2$ ), so only the timing for $\overline{CE}_1$ is shown. - 21. Data I/O is high impedance if $\overline{OE} = V_{IH}$ . 22. If $\overline{CE}$ goes HIGH simultaneously with $\overline{WE}$ HIGH, the output remains in a high-impedance state. - 23. During this period, the I/Os are in the output state and input signals should not be applied. # **Ordering Information** | | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---|---------------|---------------|-----------------|-----------------------------|--------------------| | ſ | 20 | CY7C188-20VC | 51-85041 | 32-pin (300-Mil) Molded SOJ | Commercial | ### **Ordering Code Definitions** # **Package Diagram** Figure 1. 32-Lead (300-Mil) Molded SOJ, 51-85041 51-85041 \*B # Acronyms | Acronym | Description | |---------|-----------------------------------------| | CMOS | complementary metal oxide semiconductor | | CE | chip enable | | DIP | dual inline package | | I/O | input/output | | OE | output enable | | SRAM | static random access memory | | SOJ | small outline J-lead | | TTL | transistor-transistor logic | | WE | write enable | # **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | |--------|-----------------| | ns | nano seconds | | V | Volts | | μΑ | micro Amperes | | mA | milli Amperes | | mV | milli Volts | | mW | milli Watts | | pF | pico Farad | | °C | degree Celcius | | W | Watts | | % | percent | | MHz | Mega Hertz | ### **Document History Page** | Document Title: CY7C188 32 K × 9 Static RAM Document Number: 38-05053 | | | | | |-----------------------------------------------------------------------|---------|------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | ** | 107155 | 09/10/01 | SZV | Change from Spec number: 38-00220 to 38-05053 | | *A | 506367 | See ECN | NXR | Changed the description of I <sub>IX</sub> from Input Load Current to Input Leakage Current in DC Electrical Characteristics table Removed I <sub>OS</sub> parameter from DC Electrical Characteristics table Updated Ordering Information table | | *B | 2894123 | 03/17/2010 | VKN | Added Table of Contents Removed 15ns speed bin Updated Ordering Information table Updated Package Diagram (Figure 1) Added Sales, Solutions, and Legal Information | | *C | 3096933 | 11/30/2010 | PRAS | Added Ordering Code Definitions. Added Acronyms and Units of Measure. Minor edits. | ### Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. # Products Automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface Lighting & Power Control cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory cypress.com/go/automotive Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless ### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2001-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document #: 38-05053 Rev. \*C Revised November 30, 2010 Page 10 of 10